# **DSP56L002**

#### 24-BIT DIGITAL SIGNAL PROCESSOR

The DSP56L002 is a 3.3 volt low power MPU-style general purpose Digital Signal Processor (DSP) composed of an efficient 24-bit DSP core, program and data memories, various peripherals, and support circuitry. The DSP56000 core is fed by on-chip Program RAM, and two independent data RAMs. The DSP56L002 contains a Serial Communication Interface (SCI), Synchronous Serial Interface (SSI), parallel Host Interface (HI), Timer∕Event Counter, Phase Lock Loop (PLL), and an On-Chip Emulation (OnCE™) port. This combination of features, illustrated in **Figure 1**, makes the DSP56L002 a cost-effective, high-performance solution for high-precision general purpose digital signal processing.



Figure 1 DSP56L002 Block Diagram

| SECTION 1 | PIN DESCRIPTIONS         |
|-----------|--------------------------|
| SECTION 2 | SPECIFICATIONS           |
| SECTION 3 | PACKAGING                |
| SECTION 4 | DESIGN CONSIDERATIONS4-1 |
| SECTION 5 | ORDERING INFORMATION     |

#### FOR TECHNICAL ASSISTANCE:

Telephone: 1 (800) 521-6274

dsphelp@dsp.sps.mot.comEmail:

http://www.motorola-dsp.com Internet:

## **Data Sheet Conventions**

This data sheet uses the following conventions:

| OVERBAR      | Used to indicate a signal that is active when pulled low (For example, the $\overline{\text{RESET}}$ pin is active when low.) |                                                                                                   |              |                         |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------|-------------------------|--|
| "asserted"   | Means that a high true (active high) signal is high or that a low true (active low) signal is low                             |                                                                                                   |              |                         |  |
| "deasserted" | Means that a high tru<br>signal is high                                                                                       | Means that a high true (active high) signal is low or that a low true (active low) signal is high |              |                         |  |
| Examples:    | Signal/Symbol                                                                                                                 | Logic State                                                                                       | Signal State | Voltage <sup>1</sup>    |  |
|              | $\overline{	ext{PIN}}$                                                                                                        | True                                                                                              | Asserted     | $V_{IL}/V_{OL}$         |  |
|              | PIN                                                                                                                           | False                                                                                             | Deasserted   | $V_{\rm IH}/V_{\rm OH}$ |  |
|              | PIN                                                                                                                           | True                                                                                              | Asserted     | $V_{\rm IH}/V_{\rm OH}$ |  |
|              | PIN                                                                                                                           | False                                                                                             | Deasserted   | $V_{IL}/V_{OL}$         |  |

Note:

#### **FEATURES**

#### **Digital Signal Processing Core**

- Efficient object code compatible 24-bit DSP56000 core
- Up to 20 Million Instructions Per Second (MIPS), 50 ns instruction cycle at 40 MHz
- Up to 120 Million Operations Per Second (MOPS) at 40 MHz
- Performs a 1024-point complex Fast Fourier Transform (FFT) in 59,898 clocks
- Highly parallel instruction set with unique DSP addressing modes
- Two 56-bit accumulators including extension bits
- Parallel 24 × 24-bit multiply-accumulate in 1 instruction cycle (2 clock cycles)
- Double precision 48 × 48-bit multiply with 96-bit result in 6 instruction cycles
- 56-bit addition/subtraction in 1 instruction cycle
- Fractional and integer arithmetic with support for multiprecision arithmetic
- Hardware support for block floating point FFT
- Hardware nested DO loops
- Zero-overhead fast interrupts (2 instruction cycles)
- Four 24-bit internal data buses and three 16-bit internal address buses for maximum information transfer on-chip

# Memory

- On-chip modified Harvard architecture permitting simultaneous accesses to program and two data memories
- 512 × 24-bit on-chip Program RAM and 64 × 24-bit bootstrap ROM
- Two  $256 \times 24$ -bit on-chip data RAMs
- Two  $256 \times 24$ -bit on-chip data ROMs containing sine, A-law, and  $\mu$ -law tables (See the *DSP56002 Technical Data* sheet for a listing of the ROM code)
- External memory expansion with 16-bit address and 24-bit data buses
- Bootstrap loading from external data bus, Host Interface, or Serial Communications Interface

#### **Peripheral and Support Circuits**

- Byte-wide host interface (HI) with Direct Memory Access (DMA) support (or fifteen Port B GPIO lines)
- SSI support:
  - Supports serial devices with one or more industry-standard codecs, other DSPs, microprocessors, and Motorola-SPI-compliant peripherals
  - Asynchronous or synchronous transmit and receive sections with separate or shared internal/external clocks and frame syncs
  - Network mode using frame sync and up to 32 software selectable time slots
  - 8-bit, 12-bit, 16-bit, and 24-bit data word lengths
- SCI for full duplex asynchronous communications (or three additional Port C GPIO lines)
- One 24-bit timer/event counter (or one additional GPIO line)
- Double-buffered peripherals
- Up to twenty-five General Purpose Input/Output (GPIO) pins
- One non-maskable and two maskable external interrupt/mode control pins
- On-Chip Emulation (OnCE™) port for unobtrusive, processor speedindependent debugging
- Software-programmable, Phase Lock Loop-based (PLL) frequency synthesizer for the core clock with a wide input frequency range (12.2 KHz to 40 MHz)

#### **Miscellaneous Features**

- 3.3 V input power
- Power-saving Wait and Stop modes
- Fully static, HCMOS design for 40 MHz down to dc operating frequencies
- Two package options:
  - 132-pin Plastic Quad Flat Pack (PQFP) surface-mount package;  $1.1 \times 1.1 \times 0.17$  inches
  - 144-pin plastic Thin Quad Flat Pack (TQFP) surface-mount package;  $20 \times 20 \times 1.4$  mm

#### PRODUCT DOCUMENTATION

The three documents listed in the following table are required for a complete description of the DSP56L002 and are necessary to design properly with the part. Documentation is available from one of the following locations (see back cover for detailed information):

- A local Motorola distributor
- A Motorola semiconductor sales office
- A Motorola Literature Distribution Center
- The World Wide Web (WWW)

Table 1 DSP56L002 Documentation

| Name                        | Description                                                                                               | Order Number   |
|-----------------------------|-----------------------------------------------------------------------------------------------------------|----------------|
| DSP56000<br>Family Manual   | Detailed description of the DSP56000-family processor core and instruction set                            | DSP56KFAMUM/AD |
| DSP56002<br>User's Manual   | Detailed functional description of the DSP56002 memory configuration, operation, and register programming | DSP56002UM/AD  |
| DSP56L002<br>Technical Data | DSP56L002 features list and physical, electrical, timing, and package specifications                      | DSP56L002/D    |

| Droc | luct | Documentation |
|------|------|---------------|
| Proc | HICT | Documentation |

<del>dsp</del>

# SECTION 1 SIGNAL/PIN DESCRIPTIONS

#### **INTRODUCTION**

DSP56L002 signals are organized into twelve functional groups, as summarized in **Table 1-1**.

**Table 1-1** Signal Functional Group Allocations

| Functional Group                                              | Number<br>of<br>Signals | Detailed<br>Description |           |
|---------------------------------------------------------------|-------------------------|-------------------------|-----------|
| Power (V <sub>CCX</sub> )                                     |                         | 16                      | Table 1-2 |
| Ground (GND <sub>X</sub> )                                    |                         | 24                      | Table 1-3 |
| PLL and Clock                                                 |                         | 7                       | Table 1-4 |
| Address Bus                                                   |                         | 16                      | Table 1-5 |
| Data Bus                                                      | Port A <sup>1</sup>     | 24                      | Table 1-6 |
| Bus Control                                                   | 10                      | Table 1-7               |           |
| Interrupt and Mode Control                                    | 4                       | Table 1-8               |           |
| Host Interface (HI) Port                                      | Port B <sup>2</sup>     | 15                      | Table 1-9 |
| Serial Communications Interface (SCI) Port                    | 3                       | Table 1-10              |           |
| Synchronous Serial Interface (SSI) Port                       | 6                       | Table 1-11              |           |
| Timer/Event Counter or General Purpose Input/Output (Counter) | 1                       | Table 1-12              |           |
| On-Chip Emulation (OnCE) Port                                 | 4                       | Table 1-13              |           |

Notes: 1. Port A signals define the external memory interface port.

- 2. Port B signals are the HI signals multiplexed on the external pins with the GPIO signals.
- 3. Port C signals are the SCI and SSI signals multiplexed on the external pins with the GPIO signals.

**Figure 1-1** is a diagram of DSP56L002 signals by functional group.

#### Introduction



Notes: 1. The Host Interface port signals are multiplexed with the Port B GPIO signals (PB0-PB15).

- 2. The SCI and SSI signals are multiplexed with the Port C GPIO signals (PC0-PC8).
- 3. Power and Ground lines are indicated for the 144-pin TQFP package.

AA1133

Figure 1-1 Signals Identified by Functional Group

## **POWER**

**Table 1-2** Power

| Power Names          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CCP</sub>     | Analog PLL Circuit Power—This line is dedicated to the analog PLL circuits and must remain noise-free to ensure stable PLL frequency and performance. Ensure that the input voltage to this line is well-regulated and uses an extremely low impedance path to tie to the $V_{CC}$ power rail. Use a 0.1 $\mu F$ capacitor and a 0.01 $\mu F$ capacitor located as close as possible to the chip package to connect between the $V_{CCP}$ line and the $GND_P$ line. |
| V <sub>CCCK</sub>    | Clock Output Power—This line supplies a quiet power source for the CKOUT output. Ensure that the input voltage to this line is well-regulated and uses an extremely low impedance path to tie to the $V_{CC}$ power rail. Use a 0.1 $\mu F$ bypass capacitor located as close as possible to the chip package to connect between the $V_{CCCK}$ line and the $GND_{CK}$ line.                                                                                        |
| V <sub>CCQ</sub> (4) | Oscillator Power—These lines supply a quiet power source to the oscillator circuits and the mode control and interrupt lines. Ensure that the input voltage to this line is well-regulated and uses an extremely low impedance path to tie to the $V_{CC}$ power rail. Use a 0.1 $\mu F$ bypass capacitor located as close as possible to the chip package to connect between the $V_{CCQ}$ lines and the $GND_Q$ lines.                                             |
| V <sub>CCA</sub> (3) | Address Bus Power—These lines supply power to the address bus.                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>CCD</sub> (3) | Data Bus Power—These lines supply power to the data bus.                                                                                                                                                                                                                                                                                                                                                                                                             |
| V <sub>CCC</sub>     | Bus Control Power—This line supplies power to the bus control logic.                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>CCH</sub> (2) | Host Interface Power—These lines supply power to the Host Interface logic.                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>CCS</sub>     | <b>Serial Interface Power</b> —This line supplies power to the serial interface logic (SCI and SSI).                                                                                                                                                                                                                                                                                                                                                                 |

Ground

# **GROUND**

Table 1-3 Ground

| <b>Ground Names</b>         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\mathrm{GND}_{\mathrm{P}}$ | Analog PLL Circuit Ground—This line supplies a dedicated quiet ground connection for the analog PLL circuits and must remain relatively noise-free to ensure stable PLL frequency and performance. Ensure that this line connects through an extremely low impedance path to ground. Use a 0.1 $\mu F$ capacitor and a 0.01 $\mu F$ capacitor located as close as possible to the chip package to connect between the $V_{CCP}$ line and the GNDp line. |
| GND <sub>CK</sub>           | Clock Output Ground—This line supplies a quiet ground connection for the CKOUT output. Ensure that this line connects through an extremely low impedance path to ground. Use a 0.1 $\mu F$ bypass capacitor located as close as possible to the chip package to connect between the $V_{CCCK}$ line and the $GND_{CK}$ line.                                                                                                                            |
| GND <sub>Q</sub> (4)        | Oscillator Ground—These lines supply a quiet ground connection for the oscillator circuits and the mode control and interrupt lines. Ensure that this line connects through an extremely low impedance path to ground. Use a 0.1 $\mu F$ bypass capacitor located as close as possible to the chip package to connect between the $V_{CCQ}$ line and the $GND_Q$ line.                                                                                  |
| GND <sub>A</sub> (5)        | Address Bus Ground—These lines connect system ground to the address bus.                                                                                                                                                                                                                                                                                                                                                                                |
| GND <sub>D</sub> (6)        | Data Bus Ground—These lines connect system ground to the data bus.                                                                                                                                                                                                                                                                                                                                                                                      |
| $GND_C$                     | Bus Control Ground—This line connects ground to the bus control logic.                                                                                                                                                                                                                                                                                                                                                                                  |
| GND <sub>H</sub> (4)        | Host Interface Ground—These lines supply ground connections for the Host Interface logic.                                                                                                                                                                                                                                                                                                                                                               |
| GND <sub>S</sub> (2)        | <b>Serial Interface Ground</b> —These lines supply ground connections for the serial interface logic (SCI and SSI).                                                                                                                                                                                                                                                                                                                                     |

## **PLL AND CLOCK**

 Table 1-4
 PLL and Clock Signals

| Signal<br>Name | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTAL          | Input            | Input                    | <b>External Clock/Crystal Input</b> —This input should be connected to an external crystal or to an external oscillator.                                                                                                                                                                                                                                                                                                                                                                  |
| XTAL           | Output           | Chip-<br>driven          | <b>Crystal Output</b> —This output connects the internal crystal oscillator output to an external crystal. If an external oscillator is used, XTAL should be left unconnected.                                                                                                                                                                                                                                                                                                            |
| CKOUT          | Output           | Chip-<br>driven          | PLL Output Clock—When the PLL is enabled and locked, this signal provides a 50% duty cycle output clock signal synchronized to the internal processor clock.  When the PLL is enabled and the Multiplication Factor is less than or equal to 4, then CKOUT is synchronized to EXTAL.  When the PLL is disabled, the output clock at CKOUT is derived from, and has the same frequency mid-duty-cycle as, EXTAL.                                                                           |
| СКР            | Input            | Input                    | <ul> <li>Note: For information about using the PLL Multiplication Factor, see the <i>DSP56002 User's Manual</i>.</li> <li>PLL Output Clock Polarity Control—The value of this signal at reset defines the polarity of the CKOUT output relative to EXTAL. If CKP is pulled low by connecting through a resistor to ground, CKOUT and EXTAL have the same polarity. Pulling CKP high by connecting it through a resistor to V<sub>CC</sub> causes CKOUT and EXTAL to be inverse</li> </ul> |
|                |                  |                          | polarities. The polarity of CKOUT is latched at the end of reset; therefore, any changes to CKP after deassertion of RESET do not affect CKOUT polarity.                                                                                                                                                                                                                                                                                                                                  |
| PCAP           | Input/<br>Output | Indeter-<br>minate       | <b>PLL Capacitor</b> —This signal is used to connect the required external filter capacitor to the PLL filter. Connect one end of the capacitor to PCAP and the other to $V_{CCP}$ . The value of the capacitor is specified in <b>Section 2</b> of this data sheet.                                                                                                                                                                                                                      |

#### PLL and Clock

 Table 1-4
 PLL and Clock Signals (Continued)

| Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PINIT          | Input          | Input                    | <b>PLL Initialization Source</b> —The value of this signal at reset defines the value written into the PLL Enable (PEN) bit in the PLL Control (PCTL) register.                                                                                                                                                                                                                       |
|                |                |                          | If PINIT is pulled high during reset, the PEN bit is written as a 1, enabling the PLL and causing the DSP internal clocks to be derived from the PLL VCO.                                                                                                                                                                                                                             |
|                |                |                          | If PINIT is pulled low during reset, the PEN bit is written as a 0, disabling the PLL and causing DSP internal clocks to be derived from the clock connected to EXTAL.                                                                                                                                                                                                                |
|                |                |                          | PEN is written only at the deassertion of RESET and, therefore, the value of PINIT is ignored after that time.                                                                                                                                                                                                                                                                        |
| PLOCK          | Output         | Indeter-<br>minate       | <ul> <li>Phase and Frequency Lock—This output is generated by an internal phase detector circuit. This circuit drives the output high (asserted) when:</li> <li>the PLL is disabled (the output clock is EXTAL and is therefore in phase with itself), or</li> <li>the PLL is enabled and is locked onto the proper phase (based on the CKP value) and frequency of EXTAL.</li> </ul> |
|                |                |                          | The circuit drives the output low (deasserted) whenever the PLL is enabled, but has not locked onto the proper phase and frequency.                                                                                                                                                                                                                                                   |
|                |                |                          | Note: PLOCK is a reliable indicator of the PLL lock state only after the chip has exited the Reset state. During hardware reset, the PLOCK state is determined by PINIT and the current PLL lock condition.                                                                                                                                                                           |

## **ADDRESS BUS**

 Table 1-5
 Address Bus Signals

| Signal<br>Names | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                  |
|-----------------|----------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A15          | Output         | Tri-stated               | Address Bus—These signals specify the address for external program and data memory accesses. If there is no external bus activity, A0–A15 remain at their previous values to reduce power consumption. A0–A15 are tri-stated when the bus grant signal is asserted. |

## **DATA BUS**

 Table 1-6
 Data Bus Signals

| Signal<br>Names | Signal<br>Type   | State<br>During<br>Reset | Signal Description                                                                                                                                                                                        |
|-----------------|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0-D23          | Input/<br>Output | Tri-stated               | <b>Data Bus</b> —These signals provide the bidirectional data bus for external program and data memory accesses. D0–D23 are tri-stated when the $\overline{BG}$ or $\overline{RESET}$ signal is asserted. |

# **BUS CONTROL**

 Table 1-7
 Bus Control Signals

| Signal<br>Name   | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|----------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PS               | Output         | Tri-stated               | <b>Program Memory Select</b> — $\overline{PS}$ is asserted low for external program memory access. $\overline{PS}$ is tri-stated when the $\overline{BG}$ or $\overline{RESET}$ signal is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DS               | Output         | Tri-stated               | <b>Data Memory Select</b> — $\overline{DS}$ is asserted low for external data memory access. $\overline{DS}$ is tri-stated when the $\overline{BG}$ or $\overline{RESET}$ signal is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| $X/\overline{Y}$ | Output         | Tri-stated               | <b>X/Y External Memory Select</b> —This output is driven low during external Y data memory accesses. It is also driven low during external exception vector fetches when operating in the Development mode. $X/\overline{Y}$ is tristated when the $\overline{BG}$ or $\overline{RESET}$ signal is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| BS               | Output         | Pulled<br>high           | <b>Bus Select</b> — $\overline{BS}$ is asserted when the DSP accesses the external bus, and it acts as an early indication of imminent external bus access by the DSP56L002. It may also be used with the bus wait input $\overline{WT}$ to generate wait states. $\overline{BS}$ is pulled high when the $\overline{BG}$ or $\overline{RESET}$ signal is asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| BR               | Input          | Input                    | <b>Bus Request</b> —When the Bus Request input $(\overline{BR})$ is asserted, it allows an external device, such as another processor or DMA controller, to become the master of the external address and data buses. While the bus is released, the DSP may continue internal operations using internal memory spaces. When $\overline{BR}$ is deasserted, the DSP56L002 is the bus master. When $\overline{BR}$ is asserted, the DSP56L002 will release Port A, including A0–A15, D0–D23, and the bus control signals $(\overline{PS}, \overline{DS}, X/\overline{Y}, \overline{RD}, \overline{WR}, \text{ and } \overline{BS})$ by placing them in the high-impedance state after execution of the current instruction has been completed.  Note: To prevent erroneous operation, pull up the $\overline{BR}$ signal when it is not in use. |
| BG               | Output         | Pulled<br>high           | <b>Bus Grant</b> —When this output is asserted, it grants an external device's request for access to the external bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BN               | Output         | Pulled low               | Bus Not Required—The $\overline{BN}$ signal is asserted whenever the chip requires mastership of the external bus. During instruction cycles where the external bus is not required, $\overline{BN}$ is deasserted. If the $\overline{BN}$ signal is asserted when the DSP is not the bus master, processing has stopped and the chip is waiting to acquire bus ownership. An external arbiter may use this signal to help determine when to return bus ownership to the DSP.  Note: The $\overline{BN}$ signal cannot be used as an early indication of imminent external bus access because it is valid later than the other bus control signals $\overline{BS}$ and $\overline{WT}$ .                                                                                                                                                       |

 Table 1-7
 Bus Control Signals (Continued)

| Signal<br>Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                          |
|----------------|----------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WT             | Input          | Input                    | Bus Wait—An external device may insert wait states by asserting \overline{WT} during external bus cycles.  Note: To prevent erroneous operation, pull up the \overline{WT} signal when it is not in use.                                                                    |
| WR             | Output         | Tri-stated               | $\frac{\textbf{Write Enable} - \overline{\textbf{WR}} \text{ is asserted low during external memory write cycles.}}{\overline{\textbf{WR}} \text{ is tri-stated when the } \frac{\overline{\textbf{BG}} \text{ or } \overline{\textbf{RESET}} \text{ signal is asserted.}}$ |
| RD             | Output         | Tri-stated               |                                                                                                                                                                                                                                                                             |

## INTERRUPT AND MODE CONTROL

 Table 1-8
 Interrupt and Mode Control Signals

| Signal Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODA        | Input          | Input                    | Mode Select A—This input has two functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ĪRQĀ        | Input          |                          | <ol> <li>to select the initial chip operating mode, and</li> <li>after synchronization, to allow an external device to request a DSP interrupt.</li> <li>MODA is read and internally latched in the DSP when the processor exits the Reset state. MODA, MODB, and MODC select the initial chip operating mode.</li> <li>External Interrupt Request A—Several clock cycles (depending on PLL stabilization time) after leaving the Reset state, the MODA signal changes to external interrupt request IRQA. The chip operating mode can be changed by software after reset. The IRQA input is a synchronized external interrupt request that indicates that an external device is requesting service. It may be programmed to be level-sensitive or negative-edge triggered. If level-sensitive triggering is selected, an external pull up resistor is required for wired-OR operation. If the processor is in the Stop state and IRQA is asserted, the processor will exit the Stop state.</li> </ol> |
| MODB        | Input          | Input                    | Mode Select B—This input has two functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ĪRQB        | Input          |                          | <ol> <li>to select the initial chip operating mode, and</li> <li>after internal synchronization, to allow an external device to request a DSP interrupt.</li> <li>MODB is read and internally latched in the DSP when the processor exits the Reset state. MODA, MODB, and MODC select the initial chip operating mode.</li> <li>External Interrupt Request B—Several clock cycles (depending on PLL stabilization time) after leaving the Reset state, the MODB signal changes to external interrupt request IRQB. After reset, the chip operating mode can be changed by software. The IRQB input is an external interrupt request that indicates that an external device is requesting service. It may be programmed to be level-sensitive or negative-edge-triggered. If level-sensitive triggering is selected, an external pull up resistor is required for wired-OR operation.</li> </ol>                                                                                                       |

 Table 1-8
 Interrupt and Mode Control Signals (Continued)

| Signal Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODC        | Input          | Input                    | Mode Select C—This input has two functions:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             |                |                          | 1. to select the initial chip operating mode, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             |                |                          | <ol><li>after internal synchronization, to allow an external device<br/>to request a non-maskable DSP interrupt.</li></ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NMI         | Input          |                          | MODC is read and internally latched in the DSP when the processor exits the Reset state. MODA, MODB, and MODC select the initial chip operating mode.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| INIVII      |                |                          | Non-maskable Interrupt Request—Several clock cycles (depending on PLL stabilization time) after leaving the Reset state, the MODC signal changes to the nonmaskable external interrupt request $\overline{NMI}$ . After reset, the chip operating mode can be changed by software. The $\overline{NMI}$ input is an external interrupt request that indicates that an external device is requesting service. It may be programmed to be level-sensitive or negative-edge-triggered. If level-sensitive triggering is selected, an external pull up resistor is required for wired-OR operation. |
| RESET       | Input          | Input                    | Reset—This input is a direct hardware reset on the processor. When RESET is asserted low, the DSP is initialized and placed in the Reset state. A Schmitt trigger input is used for noise immunity. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, and MODC signals. The internal reset signal is deasserted synchronous with the internal clocks. In addition, the PINIT pin is sampled and written into the PEN bit of the PCTL register and the CKP pin is sampled to determine the polarity of the CKOUT signal.                      |

# **HOST INTERFACE (HI) PORT**

**Table 1-9** HI Signals

| Signal<br>Name | Signal<br>Type     | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|----------------|--------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| H0-H7          | Input or<br>Output | Tri-stated               | <b>Host Data Bus (H0–H7)</b> —This data bus transfers data between the host processor and the DSP56L002.                                                                                                                                                                                                                                                                                                                                              |  |  |
|                |                    |                          | When configured as a Host Interface port, the H0–H7signals are tristated as long as $\overline{HEN}$ is deasserted. The signals are inputs unless HR/ $\overline{W}$ is high and $\overline{HEN}$ is asserted, in which case H0–H7 become outputs, allowing the host processor to read the DSP56L002 data. H0–H7 become outputs when $\overline{HACK}$ is asserted during $\overline{HREQ}$ assertion.                                                |  |  |
| PB0-PB7        | Input or<br>Output |                          | <b>Port B GPIO 0–7 (PB0–PB7)</b> —These signals are GPIO signals (PB0–PB7) when the Host Interface is not selected.                                                                                                                                                                                                                                                                                                                                   |  |  |
|                |                    |                          | After reset, the default state for these signals is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| НА0-НА2        | Input              | Tri-stated               | Host Address 0—Host Address 2 (HA0–HA2)—These inputs provide the address selection for each Host Interface register.                                                                                                                                                                                                                                                                                                                                  |  |  |
| PB8-PB10       | Input or<br>Output |                          | Port B GPIO 8–10 (PB8–PB10)—These signals are GPIO signals (PB8–PB10) when the Host Interface is not selected.                                                                                                                                                                                                                                                                                                                                        |  |  |
|                |                    |                          | After reset, the default state for these signals is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| HR/W           | Input              | Tri-stated               | <b>Host Read/Write</b> —This input selects the direction of data transfer for each host processor access. If $HR/\overline{W}$ is high and $\overline{HEN}$ is asserted, $H0$ – $H7$ are outputs and DSP data is transferred to the host processor. If $HR/\overline{W}$ is low and $\overline{HEN}$ is asserted, $H0$ – $H7$ are inputs and host data is transferred to the DSP. $HR/\overline{W}$ must be stable when $\overline{HEN}$ is asserted. |  |  |
| PB11           | Input or<br>Output |                          | Port B GPIO 11 (PB11)—This signal is a GPIO signal called PB11 when the Host Interface is not being used.                                                                                                                                                                                                                                                                                                                                             |  |  |
|                |                    |                          | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

 Table 1-9
 HI Signals (Continued)

| Signal<br>Name | Signal<br>Type          | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|----------------|-------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| HEN            | Input                   | Tri-stated               | <b>Host Enable</b> —This input enables a data transfer on the host data bus. When $\overline{\text{HEN}}$ is asserted and $\text{HR}/\overline{\text{W}}$ is high, H0–H7 become outputs and the host processor may read DSP56L002 data. When $\overline{\text{HEN}}$ is asserted and $\text{HR}/\overline{\text{W}}$ is low, H0–H7 become inputs. Host data is latched inside the DSP on the rising edge of $\overline{\text{HEN}}$ . Normally, a chip select signal derived from host address decoding and an enable strobe are used to generate $\overline{\text{HEN}}$ . |  |  |  |
| PB12           | Input or<br>Output      |                          | <b>Port B GPIO 12 (PB12)</b> —This signal is a GPIO signal called PB12 when the Host Interface is not being used.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                |                         |                          | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| HREQ           | Open<br>drain<br>Output | Tri-stated               | <b>Host Request</b> —This signal is used by the Host Interface to request service from the host processor, DMA controller, or a simple external controller.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                |                         |                          | Note: HREQ should always be pulled high when it is not in use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| PB13           | Input or<br>Output      |                          | <b>Port B GPIO 13 (PB13)</b> —This signal is a General Purpose (not opendrain) I/O signal (PB13) when the Host Interface is not selected.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                |                         |                          | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| HACK           | Input                   | Tri-stated               | Host Acknowledge—This input has two functions. It provides a host acknowledge handshake signal for DMA transfers and it receives a host interrupt acknowledge compatible with MC68000 family processors.                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                |                         |                          | Note: HACK should always be pulled high when it is not in use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| PB14           | Input or<br>Output      |                          | <b>Port B GPIO 14 (PB14)</b> —This signal is a GPIO signal (PB14) when the Host Interface is not selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                |                         |                          | After reset, the default state for this signal is GPIO input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |

## **SERIAL COMMUNICATIONS INTERFACE PORT**

 Table 1-10
 Serial Communications Interface (SCI) Signals

| Signal Name | Signal<br>Type     | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                        |
|-------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD         | Input              | Tri-stated               | Receive Data (RXD)—This input receives byte-oriented data and transfers the data to the SCI receive shift register. Input data can be sampled on either the positive edge or on the negative edge of the receive clock, depending on how the SCI control register is programmed.                                          |
| PC0         | Input or<br>Output |                          | <b>Port C GPIO 0 (PC0)</b> —This signal is a GPIO signal called PC0 when the SCI RXD function is not being used.                                                                                                                                                                                                          |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                                                                                                                                                                                                             |
| TXD         | Output             | Tri-stated               | Transmit Data (TXD)—This output transmits serial data from the SCI transmit shift register. In the default configuration, the data changes on the positive clock edge and is valid on the negative clock edge. The user can reverse this clock polarity by programming the SCI control register appropriately.            |
| PC1         | Input or<br>Output |                          | Port C GPIO 1 (PC1)—This signal is a GPIO signal called PC1 when the SCI TXD function is not being used.  After reset, the default state is GPIO input.                                                                                                                                                                   |
| SCLK        | Input or<br>Output | Tri-stated               | SCI Clock (SCLK)—This signal provides an input or output clock from which the receive or transmit baud rate is derived in the Asynchronous mode, and from which data is transferred in the Synchronous mode. The direction and function of the signal is defined by the RCM bit in the SCI Clock Control Register (SCCR). |
| PC2         | Input or<br>Output |                          | <b>Port C GPIO 2 (PC2)</b> —This signal is a GPIO signal called PC2 when the SCI SCLK function is not being used.                                                                                                                                                                                                         |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                                                                                                                                                                                                             |

## SYNCHRONOUS SERIAL INTERFACE PORT

 Table 1-11
 Synchronous Serial Interface (SSI) Signals

| Signal Name | Signal<br>Type     | State<br>During<br>Reset | Signal Description                                                                                                                                                                                     |
|-------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC0         | Input or<br>Output | Tri-<br>stated           | Serial Clock 0 (SC0)—This signal's function is determined by whether the SCLK is in Synchronous or Asynchronous mode.                                                                                  |
|             |                    |                          | <ul> <li>In Synchronous mode, this signal is used as a serial I/O flag.</li> <li>In Asynchronous mode, this signal receives clock I/O.</li> </ul>                                                      |
| PC3         | Input or<br>Output |                          | <b>Port C GPIO 3 (PC3)</b> —This signal is a GPIO signal called PC3 when the SSI SC0 function is not being used.                                                                                       |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                                                                                          |
| SC1         | Input or<br>Output | Tri-<br>stated           | Serial Clock 1 (SC1)—The SSI uses this bidirectional signal to control flag or frame synchronization. This signal's function is determined by whether the SCLK is in Synchronous or Asynchronous mode. |
|             |                    |                          | <ul> <li>In Asynchronous mode, this signal is frame sync I/O.</li> <li>For Synchronous mode with continuous clock, this signal is a serial I/O flag and operates like the SCO.</li> </ul>              |
|             |                    |                          | SC0 and SC1 are independent serial I/O flags but may be used together for multiple serial device selection.                                                                                            |
| PC4         | Input or<br>Output |                          | Port C GPIO 4 (PC4)—This signal is a GPIO signal called PC4 when the SSI SC1 function is not being used.                                                                                               |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                                                                                          |
| SC2         | Input or<br>Output | Tri-<br>stated           | <b>Serial Clock 2 (SC2)</b> —The SSI uses this bidirectional signal to control frame synchronization only. As with SC0 and SC1, its function is defined by the SSI operating mode.                     |
| PC5         | Input or<br>Output |                          | <b>Port C GPIO 5 (PC5)</b> —This signal is a GPIO signal called PC5 when the SSI SC1 function is not being used.                                                                                       |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                                                                                          |

# Synchronous Serial Interface Port

 Table 1-11
 Synchronous Serial Interface (SSI) Signals (Continued)

| Signal Name | Signal<br>Type     | State<br>During<br>Reset | Signal Description                                                                                                                   |  |  |  |
|-------------|--------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SCK         | Input or<br>Output | Tri-<br>stated           | SSI Serial Receive Clock—This bidirectional signal provides the serial bit rate clock for the SSI when only one clock is being used. |  |  |  |
| PC6         | Input or<br>Output |                          | <b>Port C GPIO 6 (PC6)</b> —This signal is a GPIO signal called PC6 when the SSI function is not being used.                         |  |  |  |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                        |  |  |  |
| SRD         | Input              | Tri-<br>stated           | SSI Receive Data—This input signal receives serial data and transfers the data to the SSI Receive Shift Register.                    |  |  |  |
| PC7         | Input or<br>Output |                          | <b>Port C GPIO 7 (PC7)</b> —This signal is a GPIO signal called PC7 when the SSI SRD function is not being used.                     |  |  |  |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                        |  |  |  |
| STD         | Output             | Tri-<br>stated           | SSI Transmit Data (STD)—This output signal transmits serial data from the SSI Transmitter Shift Register.                            |  |  |  |
| PC8         | Input or<br>Output |                          | <b>Port C GPIO 8 (PC8)</b> —This signal is a GPIO signal called PC8 when the SSI STD function is not being used.                     |  |  |  |
|             |                    |                          | After reset, the default state is GPIO input.                                                                                        |  |  |  |

## **TIMERS**

**Table 1-12** Timer Signals

| Signal Name | Signal<br>Type     | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|--------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIO         | Input or<br>Output | Tri-<br>stated           | Timer Input/Output—The TIO signal provides an interface to the timer/event counter module. When the module functions as an external event counter or is used to measure external pulse width/signal period, the TIO is an input. When the module functions as a timer, the TIO is an output, and the signal on the TIO signal is the timer pulse.  When not used by the timer module, the TIO can be programmed through the Timer Control/Status Register (TCSR) to be a GPIO signal. |
|             |                    |                          | TIO is effectively disconnected upon leaving reset.                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## **On-CHIP EMULATION PORT**

 Table 1-13
 On-Chip Emulation (OnCE) Signals

| Signal Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|----------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DSI         | Input          | Low<br>Output            | <b>Debug Serial Input</b> —Serial data or commands are provided to the OnCE controller through the DSI/OS0 signal when it is an input. The data received on the DSI signal will be recognized only when the DSP has entered the Debug mode of operation. Data is latched on the falling edge of the DSCK serial clock. Data is always shifted into the OnCE serial port Most Significant Bit (MSB) first.                                                                                        |
| OS0         | Output         |                          | Chip Status 0—When the DSI/OS0 signal is an output, it works in conjunction with the OS1 signal to provide chip status information. The DSI/OS0 signal is an output when the processor is not in Debug mode. When switching from output to input, the signal is tri-stated.                                                                                                                                                                                                                      |
|             |                |                          | Note: Connect an external pull-down resistor to this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| DSCK        | Input          | Low<br>Output            | <b>Debug Serial Clock</b> —The DSCK/OS1 signal supplies the serial clock to the OnCE when it is an input. The serial clock provides pulses required to shift data into and out of the OnCE serial port. (Data is clocked into the OnCE on the falling edge and is clocked out of the OnCE serial port on the rising edge.) The debug serial clock frequency must be no greater than $^{1}/_{8}$ of the processor clock frequency. When switching from input to output, the signal is tri-stated. |
| OS1         | Output         |                          | <b>Chip Status 1</b> —When it is an output, this signal works with the OS0 signal to provide information about the chip status. The DSCK/OS1 signal is an output when the chip is not in Debug mode.                                                                                                                                                                                                                                                                                             |
|             |                |                          | Note: Connect an external pull-down resistor to this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                     |

 Table 1-13 On-Chip Emulation (OnCE) Signals (Continued)

| Signal Name | Signal<br>Type | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DSO         | Output         | Pulled<br>high           | Debug Serial Output—Data contained in one of the OnCE controller registers is provided through the DSO output signal, as specified by the last command received from the external command controller. Data is always shifted out the OnCE serial port Most Significant Bit (MSB) first. Data is clocked out of the OnCE serial port on the rising edge of DSCK.  The DSO signal also provides acknowledge pulses to the external command controller. When the chip enters the Debug mode, the DSO signal will be pulsed low to indicate (acknowledge) that the OnCE is waiting for commands. After the OnCE receives a read command, the DSO signal will be pulsed low to indicate that the requested data is available and the OnCE serial port is ready to receive clocks in order to deliver the data. After the OnCE receives a write command, the DSO signal will be pulsed low to indicate that the OnCE serial port is ready to receive the data is written, another acknowledge pulse will be provided.  Note: Connect an external pull-up resistor to this signal. |
| DR          | Input          | Input                    | <b>Debug Request</b> —The debug request input $(\overline{DR})$ allows the user to enter the Debug mode of operation from the external command controller. When $\overline{DR}$ is asserted, it causes the DSP to finish the current instruction being executed, save the instruction pipeline information, enter the Debug mode, and wait for commands to be entered from the DSI line. While in Debug mode, the $\overline{DR}$ signal lets the user reset the OnCE controller by asserting it and deasserting it after receiving acknowledge. It may be necessary to reset the OnCE controller in cases where synchronization between the OnCE controller and external circuitry is lost. $\overline{DR}$ must be deasserted after the OnCE responds with an acknowledge on the DSO signal and before sending the first OnCE command. Asserting $\overline{DR}$ will cause the chip to exit the Stop or Wait state. Having $\overline{DR}$ asserted during the deassertion of $\overline{RESET}$ will cause the DSP to enter Debug mode.                                 |

**On-Chip Emulation Port** 



# SECTION 2 SPECIFICATIONS

#### GENERAL CHARACTERISTICS

The DSP56L002 is fabricated in high-density HCMOS with TTL compatible inputs and outputs.

#### **MAXIMUM RATINGS**

#### **CAUTION**

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>).

Note: In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification will never occur in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

#### **Thermal Characteristics**

**Table 2-1** Absolute Maximum Ratings (GND = 0 V)

| Rating                                                  | Symbol           | Value                            | Unit |
|---------------------------------------------------------|------------------|----------------------------------|------|
| Supply Voltage                                          | V <sub>CC</sub>  | -0.3 to +4.0                     | V    |
| All Input Voltages                                      | V <sub>IN</sub>  | (GND – 0.5) to ( $V_{CC}$ + 0.5) | V    |
| Current Drain per Pin excluding V <sub>CC</sub> and GND | I                | 10                               | mA   |
| Operating Temperature Range                             | T <sub>J</sub>   | 0 to +85                         | °C   |
| Storage Temperature                                     | T <sub>stg</sub> | -55 to +150                      | °C   |

#### THERMAL CHARACTERISTICS

**Table 2-2** Thermal Characteristics

| Characteristic                                      | Symbol                           | PQFP<br>Value <sup>3</sup> | TQFP<br>Value <sup>3</sup> | TQFP<br>Value <sup>4</sup> | Unit |
|-----------------------------------------------------|----------------------------------|----------------------------|----------------------------|----------------------------|------|
| Junction-to-ambient thermal resistance <sup>1</sup> | $R_{\theta JA}$ or $\theta_{JA}$ | 50                         | 48                         | 40.6                       | °C/W |
| Junction-to-case thermal resistance <sup>2</sup>    | $R_{\theta JC}$ or $\theta_{JC}$ | 12.4                       | 10.8                       | _                          | °C/W |
| Thermal characterization parameter                  | $\Psi_{ m JT}$                   | 4.0                        | 0.16                       | _                          | °C/W |

#### Notes: 1.

- Junction-to-ambient thermal resistance is based on measurements on a horizontal-single-sided Printed Circuit Board per SEMI G38-87 in natural convection. (SEMI is Semiconductor Equipment and Materials International, 805 East Middlefield Rd., Mountain View, CA 94043, (415) 964-5111).
   Measurements were done with parts mounted on thermal test boards conforming to specification EIA/JESD51-3.
- 2. Junction-to-case thermal resistance is based on measurements using a cold plate per SEMI G30-88, with the exception that the cold plate temperature is used for the case temperature.
- 3. These are measured values. See Note 1 for test board conditions.
- 4. These are measured values. Values were measured on a non-standard four-layer thermal test board (two internal planes) at one watt in a horizontal configuration.

#### DC ELECTRICAL CHARACTERISTICS

 Table 2-3
 DC Electrical Characteristics

| Characteristics                                                                                                                                            | Symbol                                                                      | Min                      | Тур              | Max                                                                 | Units          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------|------------------|---------------------------------------------------------------------|----------------|
| Supply Voltage                                                                                                                                             | V <sub>CC</sub>                                                             | 3.0                      | 3.3              | 3.6                                                                 | V              |
| Input High Voltage  • EXTAL  • RESET  • MODA, MODB, MODC  • All other inputs                                                                               | V <sub>IHC</sub><br>V <sub>IHR</sub><br>V <sub>IHM</sub><br>V <sub>IH</sub> | 2.7<br>2.5<br>2.7<br>2.0 | _<br>_<br>_<br>_ | $\begin{array}{c} V_{CC} \\ V_{CC} \\ V_{CC} \\ V_{CC} \end{array}$ | V<br>V<br>V    |
| Input Low Voltage                                                                                                                                          | V <sub>ILC</sub><br>V <sub>ILM</sub><br>V <sub>IL</sub>                     | -0.5<br>-0.5<br>-0.5     | _<br>_<br>_      | 0.4<br>1.0<br>0.8                                                   | V<br>V<br>V    |
| Input Leakage Current EXTAL, RESET, MODA/IRQA, MODB/IRQB, MODC/NMI, BR, WT                                                                                 | I <sub>IN</sub>                                                             | -1                       | _                | 1                                                                   | μΑ             |
| Tri-state (Off-state) Input Current (@ 2.4 V/0.4 V)                                                                                                        | I <sub>TSI</sub>                                                            | -10                      | _                | 10                                                                  | μΑ             |
| Output High Voltage (I <sub>OH</sub> = -0.4 mA)                                                                                                            | V <sub>OH</sub>                                                             | 2.4                      | _                | _                                                                   | V              |
| Output Low Voltage ( $I_{OL}$ = 3.0 mA, $\overline{HREQ}$ $I_{OL}$ = 6.7 mA, TXD $I_{OL}$ = 6.7 mA, $\overline{WR}$ and $\overline{RD}$ $I_{OL}$ = 2.0 mA) | V <sub>OL</sub>                                                             | _                        | _                | 0.4                                                                 | V              |
| Internal Supply Current at 40 MHz <sup>1</sup> • In Wait mode <sup>2</sup> • In Stop mode <sup>2</sup>                                                     | I <sub>CCI</sub> I <sub>CCW</sub> I <sub>CCS</sub>                          | _<br>_<br>_              | 50<br>10<br>1    | 65<br>14<br>50                                                      | mA<br>mA<br>μA |
| PLL Supply Current <sup>3</sup>                                                                                                                            |                                                                             |                          | 0.7              | 1.1                                                                 | mA             |
| CKOUT Supply Current <sup>4</sup>                                                                                                                          |                                                                             | _                        | 10               | 14                                                                  | mA             |
| Input Capacitance <sup>5</sup>                                                                                                                             | C <sub>IN</sub>                                                             | _                        | 10               | _                                                                   | pF             |

Notes:

- 1. **Section 4 Design Considerations** describes how to calculate the external supply current.
- 2. In order to obtain these results all inputs must be terminated (i.e., not allowed to float).
- 3. Values are given for PLL enabled.
- 4. Values are given for CKOUT enabled
- 5. Periodically sampled and not 100% tested

#### **AC ELECTRICAL CHARACTERISTICS**

The timing waveforms in the AC Electrical Characteristics are tested with a  $V_{IL}$  maximum of 0.5 V and a  $V_{IH}$  minimum of 2.4 V for all pins, except EXTAL,  $\overline{\text{RESET}},$  MODA, MODB, and MODC. These pins are tested using the input levels set forth in the DC Electrical Characteristics. AC timing specifications that are referenced to a device input signal are measured in production with respect to the 50% point of the respective input signal's transition. DSP56L002 output levels are measured with the production test machine  $V_{OL}$  and  $V_{OH}$  reference levels set at 0.8 V and 2.0 V, respectively.



Note: The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

AA0179

Figure 2-1 Signal Measurement Reference

## **INTERNAL CLOCKS**

For each occurrence of  $T_H$ ,  $T_L$ ,  $T_C$  or  $I_{CYC}$ , substitute with the numbers in **Table 2-4**. DF and MF are PLL Division and Multiplication Factors set in registers.

 Table 2-4
 Internal Clocks

| Characteristics                                                                                                                                        | Symbol         | Expression                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal Operation Frequency                                                                                                                           | f              |                                                                                                                                                             |
| <ul> <li>Internal Clock High Period</li> <li>With PLL disabled</li> <li>With PLL enabled and MF ≤ 4</li> <li>With PLL enabled and MF &gt; 4</li> </ul> | T <sub>H</sub> | $\begin{array}{ccc} & ET_{H}\\ (Min) & 0.48 \times T_{C}\\ (Max) & 0.52 \times T_{C}\\ (Min) & 0.467 \times T_{C}\\ (Max) & 0.533 \times T_{C} \end{array}$ |
| <ul> <li>Internal Clock Low Period</li> <li>With PLL disabled</li> <li>With PLL enabled and MF ≤ 4</li> <li>With PLL enabled and MF &gt; 4</li> </ul>  | $T_{ m L}$     | $\begin{array}{ccc} & ET_L \\ (Min) & 0.48 \times T_C \\ (Max) & 0.52 \times T_C \\ (Min) & 0.467 \times T_C \\ (Max) & 0.533 \times T_C \end{array}$       |
| Internal Clock Cycle Time                                                                                                                              | T <sub>C</sub> | $ET_C \times DF/MF$                                                                                                                                         |
| Instruction Cycle Time                                                                                                                                 | $I_{CYC}$      | $2 \times T_{\mathrm{C}}$                                                                                                                                   |

**External Clock (EXTAL Pin)** 

#### **EXTERNAL CLOCK (EXTAL PIN)**

The DSP56L002 system clock may be derived from the on-chip crystal oscillator as shown in **Figure 2-2**, or it may be externally supplied. An externally supplied square wave voltage source should be connected to EXTAL, leaving XTAL physically unconnected to the board or socket. The rise and fall times of this external clock should be 4 ns maximum.



#### Fundamental Frequency Crystal Oscillator

Suggested Component Values R = 680 k $\Omega \pm 10\%$  C = 20 pf  $\pm 20\%$ 

Note: 1. The suggested crystal source is ICM, # 433163 - 4.00
(4 MHz fundamental, 20 pf load) or # 436163 - 30.00
(30 MHz fundamental, 20 pf load).

 To reduce system cost, a ceramic resonator may be used instead of the crystal. Suggested source: Murata-Erie #CST4.00MGW040 (4 MHz with built-in load capacitors)



#### 3rd Overtone Crystal Oscillator

**Suggested Component Values** 

R1 = 470 k $\Omega \pm 10\%$ 

R2 = 330  $\Omega \pm 10\%$ 

 $C1 = 0.1~\mu f \pm 20\%$ 

 $C2 = 26 \text{ pf} \pm 20\%$ 

C3 = 20 pf  $\pm$  10% L1 = 2.37  $\mu$ H  $\pm$  10%

XTAL = 40 MHz, AT cut, 20 pf load,

50  $\Omega$  max series resistance

- Note: 1. \*3<sup>rd</sup> overtone crystal.
  - 2. The suggested crystal source is ICM, # 471163 40.00 (40 MHz 3<sup>rd</sup> overtone, 20 pf load).
  - 3. R2 limits crystal current.
  - 4. Reference Benjamin Parzen, <u>The Design of Crystal and Other Harmonic Oscillators</u>, John Wiley & Sons, 1983.

AA0211

Figure 2-2 Crystal Oscillator Circuits



NOTE: The midpoint is  $V_{ILC}$  + 0.5 ( $V_{IHC} - V_{ILC}).$ 

AA0360

Figure 2-3 External Clock Timing

 Table 2-5
 Clock Operation

| Num   | Characteristics                                                                                                                                | Symbol          | Symbol 40 MHz |               | Unit |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|---------------|------|
| Nulli | in Characteristics Symbol                                                                                                                      | Min             | Max           |               |      |
|       | Frequency of Operation (EXTAL Pin)                                                                                                             | E <sub>f</sub>  | 0             | 40            | MHz  |
| 1     | Clock Input High  • With PLL disabled (46.7% – 53.3% duty cycle)  • With PLL enabled (42.5% – 57.5% duty cycle)                                | ET <sub>H</sub> | 11.7<br>10.5  | ∞<br>235.5 μs | ns   |
| 2     | <ul> <li>Clock Input Low</li> <li>With PLL disabled (46.7% – 53.3% duty cycle)</li> <li>With PLL enabled (42.5% – 57.5% duty cycle)</li> </ul> | ET <sub>L</sub> | 11.7<br>10.5  | ∞<br>235.5 μs | ns   |
| 3     | Clock Cycle Time  • With PLL disabled  • With PLL enabled                                                                                      | ET <sub>C</sub> | 25<br>25      | ∞<br>409.6 μs | ns   |
| 4     |                                                                                                                                                | $I_{CYC}$       | 50<br>50      | ∞<br>819.2 μs | ns   |
| Note: | e: External Clock Input High and External Clock Input Low are measured at 50% of the input                                                     |                 |               |               |      |

Note: External Clock Input High and External Clock Input Low are measured at 50% of the input transition.

# PHASE LOCK LOOP (PLL) CHARACTERISTICS

Table 2-6 Phase Lock Loop (PLL) Characteristics

| Characteristics                                              | Expression                      | Min                                | Max <sup>3</sup>     | Unit     |
|--------------------------------------------------------------|---------------------------------|------------------------------------|----------------------|----------|
| VCO frequency when PLL enabled <sup>1,2</sup>                | $MF \times E_f$                 | 10                                 | f                    | MHz      |
| PLL external capacitor (PCAP pin to $V_{CCP}$ ) <sup>4</sup> | MF × Cpcap @ MF ≤ 4<br>@ MF > 4 | $MF \times 340$<br>$MF \times 380$ | MF × 480<br>MF × 970 | pF<br>pF |

Notes: 1. The E in  $ET_H$ ,  $ET_L$ , and  $ET_C$  means external.

- 2. MF is the PCTL Multiplication Factor bits (MF0-MF11).
- 3. The maximum VCO frequency is limited to the internal operation frequency.
- 4. Cpcap is the value of the PLL capacitor (connected between PCAP pin and  $V_{CCP}$ ) for MF = 1. The recommended value for Cpcap is: 400 pF for MF  $\leq$  4 and 540 pF for MF > 4.

## RESET, STOP, MODE SELECT, AND INTERRUPT TIMING

 $C_L = 50 \text{ pF} + 2 \text{ TTL loads}$ 

ws = number of wait states (1 ws =  $T_C$ ) programmed into the external bus access using BCR (ws = 0-15)

Table 2-7 Reset, Stop, Mode Select, and Interrupt Timing

| Num | Characteristics                                                                                                                                                | Min                                                        | Max                       | Unit           |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------|----------------|
| 9   | Delay from $\overline{\text{RESET}}$ Assertion to Address High Impedance (periodically sampled and not 100% tested).                                           | _                                                          | 26                        | ns             |
| 10  | Minimum Stabilization Duration  Internal Oscillator PLL Disabled <sup>1</sup> External clock PLL Disabled <sup>2</sup> External clock PLL Enabled <sup>2</sup> | $75000 \times T_{C}$ $25 \times T_{C}$ $2500 \times T_{C}$ | <br>                      | ns<br>ns<br>ns |
| 11  | Delay from Asynchronous RESET Deassertion to First<br>External Address Output (Internal Reset Deassertion)                                                     | $8 \times T_{\rm C}$                                       | $9 \times T_{\rm C} + 20$ | ns             |
| 12  | Synchronous Reset Setup Time from $\overline{\text{RESET}}$ Deassertion to first CKOUT transition                                                              | 8.5                                                        | $T_{\mathrm{C}}$          | ns             |
| 13  | Synchronous Reset Delay Time from the first CKOUT transition to the First External Address Output                                                              | $8 \times T_{\rm C}$                                       | $8 \times T_C + 6$        | ns             |
| 14  | Mode Select Setup Time                                                                                                                                         | 21                                                         | _                         | ns             |
| 15  | Mode Select Hold Time                                                                                                                                          | 0                                                          | _                         | ns             |
| 16  | Minimum Edge-Triggered Interrupt Request Assertion<br>Width                                                                                                    | 13                                                         | _                         | ns             |
| 16A | Minimum Edge-Triggered Interrupt Request Deassertion<br>Width                                                                                                  | 13                                                         | _                         | ns             |

 Table 2-7
 Reset, Stop, Mode Select, and Interrupt Timing (Continued)

| Num | Characteristics                                                                                                                                                                                                                     | Min                                                      | Max                                                      | Unit           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|----------------|
| 17  | Delay from IRQA, IRQB, NMI Assertion to External Memory Access Address Out Valid  Caused by First Interrupt Instruction Fetch Caused by First Interrupt Instruction Execution                                                       | $5 \times T_C + T_H$ $9 \times T_C + T_H$                | _<br>_<br>_                                              | ns<br>ns       |
| 18  | Delay from IRQA, IRQB, NMI Assertion to General Purpose Transfer Output Valid caused by First Interrupt Instruction Execution                                                                                                       | $11 \times T_C + T_H$                                    | _                                                        | ns             |
| 19  | Delay from Address Output Valid caused by First Interrupt<br>Instruction Execute to Interrupt Request<br>Deassertion for Level Sensitive Fast Interrupts <sup>3</sup>                                                               | _                                                        | $2 T_{C} + T_{L} + (T_{C} \times ws) - 23$               | ns             |
| 20  | Delay from $\overline{RD}$ Assertion to Interrupt Request Deassertion for Level Sensitive Fast Interrupts $^3$                                                                                                                      | _                                                        | $2T_C + (T_C \times ws) - 21$                            | ns             |
| 21  | Delay from $\overline{WR}$ Assertion to Interrupt Request Deassertion for Level Sensitive Fast Interrupts <sup>3</sup> • $ws = 0$ • $ws > 0$                                                                                        | <u>-</u><br>-                                            | $2 \times T_C - 21$ $T_C + T_L +$ $(T_C \times ws) - 21$ | ns<br>ns       |
| 22  | Delay from General-Purpose Output Valid to Interrupt Request Deassertion for Level Sensitive Fast Interrupts <sup>3</sup> — If Second Interrupt Instruction is:  • Single Cycle  • Two Cycles                                       | <u>-</u>                                                 | $T_{L} - 31 \\ (2 \times T_{C}) + \\ T_{L} - 31$         | ns<br>ns       |
| 23  | Synchronous Interrupt Setup Time from IRQA, IRQB, NMI Assertion to the second CKOUT transition                                                                                                                                      | 10                                                       | T <sub>C</sub>                                           | ns             |
| 24  | Synchronous Interrupt Delay Time from the second CKOUT transition to the First External Address Output Valid caused by the First Instruction Fetch after coming out of Wait state                                                   | $13 \times T_C + T_H$                                    | $13 \times T_C + T_H + 6$                                | ns             |
| 25  | Duration for IRQA Assertion to Recover from Stop State                                                                                                                                                                              | 12                                                       | _                                                        | ns             |
| 26  | Delay from IRQA Assertion to Fetch of First Interrupt Instruction (when exiting 'Stop') <sup>1</sup> Internal Crystal Oscillator Clock, OMR bit 6 = 0  Stable External Clock, OMR Bit 6 = 1  Stable External Clock, PCTL Bit 17 = 1 | $65548 \times T_{C}$ $20 \times T_{C}$ $13 \times T_{C}$ | _<br>_<br>_                                              | ns<br>ns<br>ns |
| 27  | Duration of Level Sensitive IRQA Assertion to ensure interrupt service (when exiting 'Stop') <sup>1</sup> • Internal Crystal Oscillator Clock, OMR Bit 6 = 0                                                                        | $65534 \times T_{C} + T_{L}$                             |                                                          | ns             |
|     | <ul> <li>Stable External Clock, OMR Bit 6 = 1</li> <li>Stable External Clock, PCTL Bit 17 = 1</li> </ul>                                                                                                                            | $ 6 \times T_C + T_L  12 $                               | _<br>_                                                   | ns<br>ns       |

#### RESET, Stop, Mode Select, and Interrupt Timing

 Table 2-7
 Reset, Stop, Mode Select, and Interrupt Timing (Continued)

| Num | Characteristics                                                                                                                                                   | Min                                                      | Max         | Unit           |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------|----------------|
|     | Delay from Level Sensitive $\overline{IRQA}$ Assertion to Fetch of First Interrupt Instruction (when exiting 'Stop') <sup>1</sup>                                 |                                                          |             |                |
|     | <ul> <li>Internal Crystal Oscillator Clock, OMR Bit 6 = 0</li> <li>Stable External Clock, OMR Bit 6 = 1</li> <li>Stable External Clock, PCTL Bit 17= 1</li> </ul> | $65548 \times T_{C}$ $20 \times T_{C}$ $13 \times T_{C}$ | _<br>_<br>_ | ns<br>ns<br>ns |

Notes:

- 1. A clock stabilization delay is required when using the on-chip crystal oscillator in two cases:
  - after power-on reset, and
  - when recovering from Stop mode.

During this stabilization period,  $T_C$ ,  $T_{H_s}$  and  $T_L$  will not be constant. Since this stabilization period varies, a delay of  $75,000 \times T_C$  is typically allowed to assure that the oscillator is stable before executing programs.

- 2. Circuit stabilization delay is required during reset when using an external clock in two cases:
  - after power-on reset, and
  - when recovering from Stop mode.
- 3. When using fast interrupts and  $\overline{IRQA}$  and  $\overline{IRQB}$  are defined as level-sensitive, then timings 19 through 22 apply to prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended when using fast interrupt. Long interrupts are recommended when using Level-sensitive mode.



Figure 2-4 Reset Timing



Figure 2-5 Synchronous Reset Timing



Figure 2-6 Operating Mode Select Timing



Figure 2-7 External Level-Sensitive Fast Interrupt Timing

#### RESET, Stop, Mode Select, and Interrupt Timing



Figure 2-8 External Interrupt Timing (Negative Edge-Triggered)



Figure 2-9 Synchronous Interrupt from Wait State Timing



Figure 2-10 Recovery from Stop State Using IRQA



Figure 2-11 Recovery from Stop State Using IRQA Interrupt Service

# **HOST I/O (HI) TIMING**

 $C_L = 50 \text{ pF} + 2 \text{ TTL loads}$ 

**Note:** Active low lines should be "pulled up" in a manner consistent with the ac and dc specifications.

**Table 2-8** Host I/O Timing

| Num | Characteristics                                                                                                                                                  | Min                                                                         | Max           | Unit           |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------|----------------|
| 31  | HEN/HACK Assertion Width <sup>1</sup>                                                                                                                            | T <sub>C</sub> + 31<br>26<br>13                                             | <u>-</u><br>- | ns             |
| 32  | <ul> <li>HEN/HACK Deassertion Width<sup>1</sup></li> <li>Between Two TXL Writes<sup>2</sup></li> <li>Between Two CVR, ICR, ISR, RXL Reads<sup>3</sup></li> </ul> | $\begin{array}{c} 13 \\ 2 \times T_C + 31 \\ 2 \times T_C + 31 \end{array}$ | _<br>_<br>_   | ns<br>ns<br>ns |
| 33  | Host Data Input Setup Time Before HEN/HACK Deassertion                                                                                                           | 4                                                                           | _             | ns             |
| 34  | Host Data Input Hold Time After HEN/HACK Deassertion                                                                                                             | 3                                                                           | _             | ns             |
| 35  | HEN/HACK Assertion to Output Data<br>Active from High Impedance                                                                                                  | 0                                                                           | _             | ns             |
| 36  | HEN/HACK Assertion to Output Data Valid                                                                                                                          | _                                                                           | 26            | ns             |
| 37  | HEN/HACK Deassertion to Output Data High Impedance <sup>5</sup>                                                                                                  | _                                                                           | 18            | ns             |
| 38  | Output Data Hold Time After HEN/HACK Deassertion <sup>6</sup>                                                                                                    | 2.5                                                                         | _             | ns             |
| 39  | HR/W Low Setup Time Before HEN Assertion                                                                                                                         | 0                                                                           | _             | ns             |
| 40  | HR/W Low Hold Time After HEN Deassertion                                                                                                                         | 3                                                                           | _             | ns             |
| 41  | HR/W High Setup Time to HEN Assertion                                                                                                                            | 0                                                                           | _             | ns             |
| 42  | HR/W High Hold Time After HEN/HACK Deassertion                                                                                                                   | 3                                                                           | _             | ns             |
| 43  | HA0-HA2 Setup Time Before HEN Assertion                                                                                                                          | 0                                                                           | _             | ns             |
| 44  | HA0–HA2 Hold Time After HEN Deassertion                                                                                                                          | 3                                                                           | _             | ns             |
| 45  | DMA HACK Assertion to HREQ Deassertion <sup>4</sup>                                                                                                              | 3                                                                           | 45            | ns             |
| 46  | DMA HACK Deassertion to HREQ Assertion <sup>4,5</sup> • For DMA RXL Read  • For DMA TXL Write  • All other cases                                                 | $T_L + T_C + T_H$ $T_L + T_C$ $0$                                           | _<br>_<br>_   | ns<br>ns<br>ns |

## Host I/O (HI) Timing

**Table 2-8** Host I/O Timing (Continued)

| Num | Characteristics                                                              | Min               | Max | Unit |
|-----|------------------------------------------------------------------------------|-------------------|-----|------|
| 47  | Delay from HEN Deassertion to HREQ Assertion for RXL Read <sup>4,5</sup>     | $T_L + T_C + T_H$ | _   | ns   |
| 48  | Delay from HEN Deassertion to HREQ<br>Assertion for TXL Write <sup>4,5</sup> | $T_L + T_C$       | _   | ns   |
| 49  | Delay from HEN Assertion to HREQ Deassertion for RXL Read, TXL Write 4,5     | 3                 | 58  | ns   |

#### Notes:

- 1. See Host Port Considerations in Section 4.
- 2. This timing must be adhered to only if two consecutive writes to the TXL are executed without polling TXDE or  $\overline{\text{HREQ}}$ .
- 3. This timing must be adhered to only if two consecutive reads from one of these registers are executed without polling the corresponding status bits or  $\overline{\text{HREQ}}$
- 4.  $\overline{\text{HREQ}}$  is pulled up by a 1 k $\Omega$  resistor.
- 5. Specifications are periodically sampled and not 100% tested.
- 6. This may decrease to 0 ns for future versions.



Figure 2-12 Host Interrupt Vector Register (IVR) Read



Figure 2-13 Host Read Cycle (Non-DMA Mode)



Figure 2-14 Host Write Cycle (Non-DMA Mode)

## Host I/O (HI) Timing



Figure 2-15 Host DMA Read Cycle



Figure 2-16 Host DMA Write Cycle

## SERIAL COMMUNICATION INTERFACE (SCI+) TIMING

 $C_{L}$  = 50 pF + 2 TTL loads

 $t_{SCC}$  = Synchronous Clock Cycle Time (For internal clock,  $t_{SCC}$  is determined by the SCI Clock Control Register and  $T_C$ ) The minimum  $t_{SCC}$  value is  $8 \times T_C$ .

Table 2-9 SCI Synchronous Mode Timing

| Num | Characteristics                                                    | Min                    | Max                     | Unit |
|-----|--------------------------------------------------------------------|------------------------|-------------------------|------|
| 55  | Synchronous Clock Cycle — t <sub>SCC</sub>                         | $8 \times T_{\rm C}$   | _                       | ns   |
| 56  | Clock Low Period                                                   | $t_{SCC}/2 - 10.5$     | _                       | ns   |
| 57  | Clock High Period                                                  | $t_{\rm SCC}/2 - 10.5$ | _                       | ns   |
| 58  | < intentionally blank >                                            | _                      | _                       | _    |
| 59  | Output Data Setup to Clock Falling Edge<br>(Internal Clock)        | $t_{SCC}/4 + T_L - 26$ | _                       | ns   |
| 60  | Output Data Hold After Clock Rising Edge<br>(Internal Clock)       | $t_{SCC}/4-T_L-8$      | _                       | ns   |
| 61  | Input Data Setup Time Before Clock<br>Rising Edge (Internal Clock) | $t_{SCC}/4 + T_L + 23$ | _                       | ns   |
| 62  | Input Data Not Valid Before Clock Rising<br>Edge (Internal Clock)  | _                      | $t_{SCC}/4 + T_L - 5.5$ | ns   |
| 63  | Clock Falling Edge to Output Data Valid<br>(External Clock)        | _                      | 32.5                    | ns   |
| 64  | Output Data Hold After Clock Rising Edge<br>(External Clock)       | T <sub>C</sub> + 3     | _                       | ns   |
| 65  | Input Data Setup Time Before Clock<br>Rising Edge (External Clock) | 16                     | _                       | ns   |
| 66  | Input Data Hold Time After Clock Rising<br>Edge (External Clock)   | 21                     | _                       | ns   |

**Table 2-10** SCI Asynchronous Mode Timing—1X Clock

| Num | Characteristics                                              | Min                      | Max | Unit |
|-----|--------------------------------------------------------------|--------------------------|-----|------|
| 67  | Asynchronous Clock Cycle—t <sub>ACC</sub>                    | $64 \times T_{\rm C}$    | _   | ns   |
| 68  | Clock Low Period                                             | t <sub>ACC</sub> /2 - 11 | _   | ns   |
| 69  | Clock High Period                                            | t <sub>ACC</sub> /2 - 11 | _   | ns   |
| 70  | < intentionally blank >                                      | _                        | _   | _    |
| 71  | Output Data Setup to Clock Rising Edge (Internal Clock)      | t <sub>ACC</sub> /2 - 51 | _   | ns   |
| 72  | Output Data Hold After Clock Rising Edge<br>(Internal Clock) | t <sub>ACC</sub> /2 - 51 | _   | ns   |



Figure 2-17 SCI Synchronous Mode Timing



Figure 2-18 SCI Asynchronous Mode Timing

## SYNCHRONOUS SERIAL INTERFACE (SSI) TIMING

 $\begin{array}{lll} C_L & = & 50 \text{ pF} + 2 \text{ TTL loads} \\ t_{SSICC} & = & SSI \text{ clock cycle time} \\ TXC \text{ (SCK Pin)} & = & Transmit \text{ Clock} \\ RXC \text{ (SC0 or SCK Pin)} & = & Receive \text{ Clock} \\ \end{array}$ 

FST (SC2 Pin) = Transmit Frame Sync FSR (SC1 or SC2 Pin) = Receive Frame Sync i ck = Internal Clock x ck = External Clock g ck = Gated Clock

i ck a = Internal Clock, Asynchronous Mode (Asynchronous implies

that STD and SRD are two different clocks)

i ck s = Internal Clock, Synchronous Mode (Synchronous implies that

STD and SRD are the same clock)

bl = bit length wl = word length

**Table 2-11** SSI Timing

| Ni  | Characteristics                                                         | 40 MHz                                                    | C            | T1 .*4                   |      |
|-----|-------------------------------------------------------------------------|-----------------------------------------------------------|--------------|--------------------------|------|
| Num |                                                                         | Min                                                       | Max          | Case                     | Unit |
| 80  | Clock Cycle-t <sub>SSICC</sub> <sup>1</sup>                             | $\begin{array}{c} 4\times T_C \\ 3\times T_C \end{array}$ | _            | i ck                     | ns   |
| 81  | Clock High Period                                                       | $t_{\rm SSICC}/2-10.8$ $T_{\rm C}+T_{\rm L}$              | _            | i ck<br>x ck             | ns   |
| 82  | Clock Low Period                                                        | $t_{\rm SSICC}/2-10.8$ $T_{\rm C}+T_{\rm L}$              | _            | i ck<br>x ck             | ns   |
| 84  | RXC Rising Edge to FSR Out (bl) High                                    |                                                           | 40.8<br>25.8 | x ck<br>i ck a           | ns   |
| 85  | RXC Rising Edge to FSR Out (bl) Low                                     |                                                           | 35.8<br>25.8 | x ck<br>i ck a           | ns   |
| 86  | RXC Rising Edge to FSR Out (wl) High                                    |                                                           | 35.8<br>20.8 | x ck<br>i ck a           | ns   |
| 87  | RXC Rising Edge to FSR Out (wl) Low                                     |                                                           | 35.8<br>20.8 | x ck<br>i ck a           | ns   |
| 88  | Data In Setup Time Before RXC (SCK in<br>Synchronous Mode) Falling Edge | 3.3<br>15.8<br>13                                         | _<br>_<br>_  | x ck<br>i ck a<br>i ck s | ns   |
| 89  | Data In Hold Time After RXC Falling Edge                                | 18<br>3.3                                                 | _            | x ck<br>i ck             | ns   |
| 90  | FSR Input (bl) High Before RXC Falling Edge                             | 0.8<br>17.4                                               |              | x ck<br>i ck a           | ns   |

## Synchronous Serial Interface (SSI) Timing

 Table 2-11
 SSI Timing (Continued)

| N.T. | Chanadaristics                                           | 40 MI       | Hz                            | Case           | Unit |
|------|----------------------------------------------------------|-------------|-------------------------------|----------------|------|
| Num  | Characteristics                                          | Min         | Max                           |                |      |
| 91   | FSR Input (wl) High Before RXC Falling Edge              | 3.3<br>18.3 | _                             | x ck<br>i ck a | ns   |
| 92   | FSR Input Hold Time After RXC Falling Edge               | 18.3<br>3.3 | _<br>_                        | x ck<br>i ck   | ns   |
| 93   | Flags Input Setup Before RXC Falling Edge                | 0.8<br>16.7 | _                             | x ck<br>i ck s | ns   |
| 94   | Flags Input Hold Time After RXC Falling Edge             | 18.3<br>3.3 |                               | x ck<br>i ck s | ns   |
| 95   | TXC Rising Edge to FST Out (bl) High                     |             | 31.6<br>15.8                  | x ck<br>i ck   | ns   |
| 96   | TXC Rising Edge to FST Out (bl) Low                      |             | 33.3<br>18.3                  | x ck<br>i ck   | ns   |
| 97   | TXC Rising Edge to FST Out (wl) High                     |             | 30.8<br>18.3                  | x ck<br>i ck   | ns   |
| 98   | TXC Rising Edge to FST Out (wl) Low                      |             | 33.3<br>18.3                  | x ck<br>i ck   | ns   |
| 99   | TXC Rising Edge to Data Out Enable from High Impedance   | _           | 33.3 + T <sub>H</sub><br>20.8 | x ck<br>i ck   | ns   |
| 100  | TXC Rising Edge to Data Out Valid                        | _           | 33.3 + T <sub>H</sub><br>22.4 | x ck<br>i ck   | ns   |
| 101  | TXC Rising Edge to Data Out High Impedance <sup>2</sup>  |             | 35.8<br>20.8                  | x ck<br>i ck   | ns   |
| 101A | TXC Falling Edge to Data Out High Impedance <sup>2</sup> | _           | $T_C + T_H$                   | g ck           | ns   |
| 102  | FST Input (bl) Setup Time Before TXC Falling Edge        | 0.8<br>18.3 |                               | x ck<br>i ck   | ns   |
| 103  | FST Input (wl) to Data Out Enable from High<br>Impedance | _           | 30.8                          | _              | ns   |
| 104  | FST Input (wl) Setup Time Before TXC Falling Edge        | 0.8<br>20.0 | _                             | x ck<br>i ck   | ns   |
| 105  | FST Input Hold Time After TXC<br>Falling Edge            | 18.3<br>3.3 | _                             | x ck<br>i ck   | ns   |
| 106  | Flag Output Valid After TXC Rising Edge                  |             | 32.5<br>20.8                  | x ck<br>i ck   | ns   |

Periodically sampled and not 100% tested



Note: In the Network mode, output flag transitions can occur at the start of each time slot within the frame. In the Normal mode, the output flag state is asserted for the entire frame period.

Figure 2-19 SSI Transmitter Timing

## Synchronous Serial Interface (SSI) Timing



Figure 2-20 SSI Receiver Timing

## **EXTERNAL BUS ASYNCHRONOUS TIMING**

 $C_I = 50 pF + 2 TTL loads$ 

ws = Number of wait states, as determined by BCR register (ws = 0 to 15)

**Capacitance Derating:** The DSP56L002 External Bus Timing Specifications are designed and tested at the maximum capacitive load of 50 pF, including stray capacitance. Typically, the drive capability of the external bus pins (A0–A15, D0–D23, PS, DS, RD, WR, X/Y, EXTP) derates linearly at 1 ns per 12 pF of additional capacitance from 50 pF to 250 pF of loading. Port B and C pins (HI, SCI, SSI, and Timer) derate linearly at 1 ns per 5 pF of additional capacitance from 50 pF to 250 pF of loading. Active low lines should be "pulled up" in a manner consistent with the ac and dc specifications.

**Table 2-12** External Bus Asynchronous Timing

| No. | Characteristics                                                                                                                                                                                                                                                                                                          | 40 MHz                                          |                                                                                                                         |                |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|
| NO. | Characteristics                                                                                                                                                                                                                                                                                                          | Min                                             | Max                                                                                                                     | Unit           |
| 115 | <ul> <li>Delay from BR Assertion to BG Assertion</li> <li>With no external access from the DSP</li> <li>During external read or write access</li> <li>During external read-modify-write access</li> <li>During Stop mode - external bus will not be released and BG will not go low</li> <li>During Wait mode</li> </ul> | $2T_C + T_H$ $T_C + T_H$ $T_C + T_H$ $\infty$   | $4T_{C} + T_{H} + 14$ $4T_{C} + T_{H} + (T_{C} \times ws) + 14$ $6T_{C} + T_{H} + (2 \times T_{C} \times ws) + 14$ $14$ | ns<br>ns<br>ns |
| 116 | Delay from BR Deassertion to BG Deassertion                                                                                                                                                                                                                                                                              | $T_{\rm H}$ $2 \times T_{\rm C}$                | $T_{C} + T_{H} + 15$ $4 \times T_{C} + 12.5$                                                                            | ns             |
|     | BG Deassertion Duration                                                                                                                                                                                                                                                                                                  | $T_{C}$ - 5.5<br>2 × $T_{C}$ +<br>$T_{H}$ - 5.5 | _<br>_<br>_                                                                                                             | ns<br>ns       |
| 118 | Delay from Address, Data, and Control Bus High<br>Impedance to BG Assertion                                                                                                                                                                                                                                              | 0                                               | _                                                                                                                       | ns             |
| 119 | Delay from <del>BG</del> Deassertion to Address and<br>Control Bus Enabled                                                                                                                                                                                                                                               | 0                                               | T <sub>H</sub>                                                                                                          | ns             |
| 120 | Address Valid to $\overline{WR}$ Assertion  • $ws = 0$ • $ws > 0$                                                                                                                                                                                                                                                        | T <sub>L</sub> - 6<br>T <sub>C</sub> - 6        | _<br>_                                                                                                                  | ns<br>ns       |
| 121 | WR Assertion Width  • ws = 0  • ws > 0                                                                                                                                                                                                                                                                                   | $T_{C}-4$ $ws\times T_{C}+$ $T_{L}$             | <u> </u>                                                                                                                | ns<br>ns       |
| 122 | WR Deassertion to Address Not Valid                                                                                                                                                                                                                                                                                      | T <sub>H</sub> - 6                              | _                                                                                                                       | ns             |

## **External Bus Asynchronous Timing**

**Table 2-12** External Bus Asynchronous Timing (Continued)

| Nic | Chamataristics                                                                                                               |                                                     | 40 MHz                                               | T Inait  |
|-----|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|----------|
| No. | Characteristics                                                                                                              | Min                                                 | Max                                                  | Unit     |
| 123 | WR Assertion to Data Out Active From High Impedance  • ws = 0  • ws > 0                                                      | T <sub>H</sub> - 4                                  | _<br>_<br>_                                          | ns<br>ns |
| 124 | Data Out Hold Time from $\overline{WR}$ Deassertion (the maximum specification is periodically sampled, and not 100% tested) | T <sub>H</sub> - 7                                  | T <sub>H</sub> – 2.5                                 | ns       |
| 125 | Data Out Setup Time to $\overline{WR}$ Deassertion  • $ws = 0$ • $ws > 0$                                                    | $T_L - 0.8$ $ws \times T_C + $ $T_L - 0.8$          | <del>-</del><br>-                                    | ns<br>ns |
| 126 | RD Deassertion to Address Not Valid                                                                                          | T <sub>H</sub>                                      | _                                                    | ns       |
| 127 | Address Valid to $\overline{RD}$ Deassertion  • ws = 0  • ws > 0                                                             | $T_C + T_L - 6$ $((ws + 1) \times$ $T_C) + T_L - 6$ |                                                      | ns<br>ns |
| 128 | Input Data Hold Time to $\overline{	ext{RD}}$ Deassertion                                                                    | 0                                                   | _                                                    | ns       |
| 129 | RD Assertion Width  ws = 0  ws > 0                                                                                           | $T_{C} - 4$ $((ws + 1) \times T_{C}) - 4$           | <u>-</u><br>-                                        | ns<br>ns |
| 130 | Address Valid to Input Data Valid  • ws = 0  • ws > 0                                                                        |                                                     | $T_C + T_L - 9.5$<br>((ws+1) × $T_C$ ) + $T_L$ - 9.5 | ns<br>ns |
| 131 | Address Valid to $\overline{\text{RD}}$ Assertion                                                                            | T <sub>L</sub> - 6                                  | _                                                    | ns       |
| 132 | <ul> <li>RD Assertion to Input Data Valid</li> <li>ws = 0</li> <li>ws &gt; 0</li> </ul>                                      |                                                     | $T_{C} - 7.5$ $((ws+1) \times T_{C}) - 7.5$          | ns<br>ns |
| 133 | WR Deassertion to RD Assertion                                                                                               | T <sub>C</sub> - 7                                  | _                                                    | ns       |
| 134 | $\overline{ m RD}$ Deassertion to $\overline{ m RD}$ Assertion                                                               | T <sub>C</sub> - 4                                  |                                                      | ns       |
| 135 | $\overline{WR}$ Deassertion to $\overline{WR}$ Assertion  • ws = 0  • ws > 0                                                 | $T_C-4\\T_C+T_H-4$                                  | <u> </u>                                             | ns<br>ns |
| 136 | RD Deassertion to WR Assertion  • ws = 0  • ws > 0                                                                           | $T_{C}-4$ $T_{C}+T_{H}-4$                           |                                                      | ns<br>ns |



Figure 2-21 Bus Request / Bus Grant Timing



Note: During Read-Modify-Write instructions, the address lines do not change state.

Figure 2-22 External Bus Asynchronous Timing

#### **EXTERNAL BUS SYNCHRONOUS TIMING**

 $C_{L} = 50 \text{ pF} + 2 \text{ TTL loads}$ 

**Capacitance Derating**: The DSP56L002 external bus timing specifications are designed and tested at the maximum capacitive load of 50 pF, including stray capacitance. Typically, the drive capability of the external bus pins (A0–A15, D0–D23,  $\overline{PS}$ ,  $\overline{DS}$ ,  $\overline{RD}$ ,  $\overline{WR}$ ,  $X/\overline{Y}$ ) derates linearly at 1 ns per 12 pF of additional capacitance from 50 pF to 250 pF of loading. Port B and C pins (HI, SCI, SSI, and Timer) derate linearly at 1 ns per 5 pF of additional capacitance from 50 pF to 250 pF of loading. Active-low lines should be "pulled up" in a manner consistent with the ac and dc specifications.

**Table 2-13** External Bus Synchronous Timing

| Num | Characteristics                                         | 40 MHz |               | Unit |
|-----|---------------------------------------------------------|--------|---------------|------|
| Num | Characteristics                                         | Min    | Max           |      |
| 140 | First CKOUT transition to Address Valid                 | _      | 6.2           | ns   |
| 141 | Second CKOUT transition to WR Assertion <sup>1</sup>    |        |               | ns   |
|     | • ws = 0                                                | _      | 4.4           | ns   |
|     | • ws > 0                                                | _      | $T_{H} + 4.4$ |      |
| 142 | Second CKOUT transition to WR Deassertion               | 1.3    | 9.1           | ns   |
| 143 | Second CKOUT transition to RD Assertion                 | _      | 3.9           | ns   |
| 144 | Second CKOUT transition to RD Deassertion               | 0      | 3.4           | ns   |
| 145 | First CKOUT transition to Data-Out Valid                | _      | 5.4           | ns   |
| 146 | First CKOUT transition to Data-Out Invalid <sup>3</sup> | 0      | _             | ns   |
| 147 | Data-In Valid to second CKOUT transition (Setup)        | 3.4    | _             | ns   |
| 148 | Second CKOUT transition to Data-In Invalid (Hold)       | 0      | _             | ns   |
| 149 | First CKOUT transition to Address Invalid <sup>3</sup>  | 0      | _             | ns   |

Notes: 1. AC timing specifications which are referenced to a device input signal are measured in production with respect to the 50% point of the respective input signal's transition.

- 2. ws are wait state values specified in the BCR.
- 3. First CKOUT transition to data-out invalid (specification # T146) and first CKOUT transition to address invalid (specification # T149) indicate the time after which data/address are no longer guaranteed to be valid.
- 4. Timings are given from CKOUT midpoint to  $V_{OL}$  or  $V_{OH}$  of the corresponding pin(s).
- 5. First CKOUT transition is a falling edge of CKOUT for CKP = 0.



Note: During Read-Modify-Write Instructions, the address lines do not change states.

Figure 2-23 Synchronous Bus Timing

#### **External Bus Synchronous Timing**

**Table 2-14** Bus Strobe / Wait Timing

| No.  | Characteristics                                                                   | 40                   | Unit                       |      |
|------|-----------------------------------------------------------------------------------|----------------------|----------------------------|------|
| INO. | Characteristics                                                                   | Min                  | Max                        | Unit |
| 150  | First CKOUT transition to BS Assertion                                            | _                    | 5.6                        | ns   |
| 151  | WT Assertion to first CKOUT transition (setup time)                               | 5.3                  | _                          | ns   |
| 152  | First CKOUT transition to $\overline{WT}$ Deassertion for Minimum Timing          | 0                    | T <sub>C</sub> - 7.9       | ns   |
| 153  | WT Deassertion to first CKOUT transition for Maximum Timing (2 wait states)       | 7.9                  | _                          | ns   |
| 154  | Second CKOUT transition to BS Deassertion                                         | _                    | 5.2                        | ns   |
| 155  | BS Assertion to Address Valid                                                     | 0                    | 2.4                        | ns   |
| 156  | $\overline{\text{BS}}$ Assertion to $\overline{\text{WT}}$ Assertion <sup>1</sup> | 0                    | T <sub>C</sub> - 10.9      | ns   |
| 157  | BS Assertion to WT Deassertion <sup>1, 3</sup>                                    | $(ws-1) \times T_C$  | $ws \times T_C - 13.5$     | ns   |
| 158  | WT Deassertion to BS Deassertion                                                  | $T_C + T_L + 3.3$    | $2 \times T_C + T_L + 7.8$ | ns   |
| 159  | Minimum BS Deassertion Width for Consecutive External Accesses                    | T <sub>H</sub> - 1   | _                          | ns   |
| 160  | BS Deassertion to Address Invalid <sup>2</sup>                                    | T <sub>H</sub> - 4.6 | <del></del>                | ns   |
| 161  | Data-In Valid to RD Deassertion (Set Up)                                          | 3.4                  | <del>_</del>               | ns   |
| 162  | BR Assertion to second CKOUT transition for Minimum Timing                        | 9.5                  | $T_{\mathrm{C}}$           | ns   |
| 163  | BR Deassertion to second CKOUT transition for Minimum Timing                      | 8                    | $T_{C}$                    | ns   |
| 164  | First CKOUT transition to BG Assertion                                            | _                    | 8.8                        | ns   |
| 165  | First CKOUT transition to BG Deassertion                                          | _                    | 5.3                        | ns   |
| 170  | EXTAL to CKOUT with PLL Disabled                                                  | 3                    | 9.7                        | ns   |
|      | EXTAL <sup>5</sup> to CKOUT with PLL Enabled and MF < 5                           | 0.3                  | 3.7                        | ns   |
| 171  | Second CKOUT transition to BN Assertion                                           | _                    | 5.7                        | ns   |
| 172  | Second CKOUT transition to $\overline{BN}$ Deassertion                            | _                    | 5                          | ns   |

Notes:

- 1. If wait states are also inserted using the BCR and if the number of wait states is greater than 2, then specification numbers T156 and T157 can be increased accordingly.
- 2. BS deassertion to address invalid indicates the time after which the address are no longer guaranteed to be valid.
- 3. The minimum number of wait states when using  $\overline{BS}/\overline{WT}$  is two (2).
- 4. For Read-Modify-Write instructions, the address lines will not change states between the read and the write cycle. However,  $\overline{BS}$  will deassert before asserting again for the write cycle. If wait states are desired for each of the read and write cycle, the  $\overline{WT}$  pin must be asserted once for each cycle.
- 5. When EXTAL frequency is less than 33 MHz, then timing T170 is not guaranteed for a period of  $1000 \times T_C$  after PLOCK assertion following the events below:
  - when enabling the PLL operation by software,
  - when changing the Multiplication Factor,
  - when recovering from the Stop state if the PLL was turned off and it is supposed to turn on, or
  - when exiting the Stop state.



Figure 2-24 Synchronous Bus Request / Bus Grant Timing



Note: During Read-Modify-Write instructions, the address lines do not change state. However,  $\overline{\text{BS}}$  will deassert before asserting again for the write cycle.

Figure 2-25 Synchronous BS / WT Timings

## **External Bus Synchronous Timing**



Note: During Read-Modify-Write instructions, the address lines do not change state. However, BS will deassert before asserting again for the write cycle.

Figure 2-26 Asynchronous BS / WT Timings

## **OnCE PORT TIMING**

 $C_L = 50 \text{ pF} + 2 \text{ TTL loads}$ 

 Table 2-15
 OnCE Port Timing

| Num  | Characteristics                                                                                                                                                                                                          | Min                          | Max                                                        | Unit           |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------|----------------|
| 230  | DSCK Low                                                                                                                                                                                                                 | 40                           | _                                                          | ns             |
| 231  | DSCK High                                                                                                                                                                                                                | 40                           | _                                                          | ns             |
| 232  | DSCK Cycle Time                                                                                                                                                                                                          | 200                          | _                                                          | ns             |
| 233  | DR Asserted to DSO (ACK) Asserted                                                                                                                                                                                        | $5T_{ m C}$                  | _                                                          | ns             |
| 234  | DSCK High to DSO Valid                                                                                                                                                                                                   | _                            | 42                                                         | ns             |
| 235  | DSCK High to DSO Invalid                                                                                                                                                                                                 | 3                            | _                                                          | ns             |
| 236  | DSI Valid to DSCK Low (Setup)                                                                                                                                                                                            | 15                           | _                                                          | ns             |
| 237  | DSCK Low to DSI Invalid (Hold)                                                                                                                                                                                           | 3                            | _                                                          | ns             |
| 238  | Last DSCK Low to OS0-OS1, ACK Active                                                                                                                                                                                     | $3T_C + T_L$                 | _                                                          | ns             |
| 239  | DSO (ACK) Asserted to First DSCK High                                                                                                                                                                                    | $2T_{\mathrm{C}}$            | _                                                          | ns             |
| 240  | DSO (ACK) Assertion Width                                                                                                                                                                                                | $4T_{\rm C} + T_{\rm H} - 3$ | 5T <sub>C</sub> + 7                                        | ns             |
| 241  | DSO (ACK) Asserted to OS0–OS1 High Impedance <sup>2</sup>                                                                                                                                                                | _                            | 0                                                          | ns             |
| 242  | OS0–OS1 Valid to second CKOUT transition                                                                                                                                                                                 | T <sub>C</sub> – 21          | _                                                          | ns             |
| 243  | Second CKOUT transition to OS0-OS1 Invalid                                                                                                                                                                               | 0                            | _                                                          | ns             |
| 244  | Last DSCK Low of Read Register to First DSCK<br>High of Next Command                                                                                                                                                     | 7T <sub>C</sub> + 10         | _                                                          | ns             |
| 245  | Last DSCK Low to DSO Invalid (Hold)                                                                                                                                                                                      | 3                            | _                                                          | ns             |
| 246  | $\overline{ m DR}$ Assertion to second CKOUT transition for Wake Up from Wait state                                                                                                                                      | 12                           | T <sub>C</sub>                                             | ns             |
| 247  | Second CKOUT transition to DSO after Wake Up from Wait state                                                                                                                                                             | $17T_{\mathrm{C}}$           | _                                                          | ns             |
| 248  | <ul> <li>DR Assertion Width</li> <li>To recover from Wait state</li> <li>To recover from Wait state and enter Debug mode</li> </ul>                                                                                      | 15<br>13T <sub>C</sub> + 15  | 12T <sub>C</sub> - 15                                      | ns             |
| 249  | $\overline{ m DR}$ Assertion to DSO ( $\overline{ m ACK}$ ) Valid (enter Debug mode) After Asynchronous Recovery from Wait state                                                                                         | 17T <sub>C</sub>             | _                                                          | ns             |
| 250A | <ul> <li>DR Assertion Width to Recover from Stop state<sup>1</sup></li> <li>Stable External Clock, OMR Bit 6 = 0</li> <li>Stable External Clock, OMR Bit 6 = 1</li> <li>Stable External Clock, PCTL Bit 17= 1</li> </ul> | 15<br>15<br>15               | $65548T_{C} + T_{L} \\ 20T_{C} + T_{L} \\ 13T_{C} + T_{L}$ | ns<br>ns<br>ns |

#### **OnCE Port Timing**

Table 2-15 OnCE Port Timing

| Num  | Characteristics                                                                                | Min                       | Max | Unit |
|------|------------------------------------------------------------------------------------------------|---------------------------|-----|------|
| 250B | DR Assertion Width to recover from Stop state and enter Debug mode <sup>1</sup>                |                           |     |      |
|      | <ul> <li>Stable External Clock, OMR Bit 6 = 0</li> </ul>                                       | $65549T_{C} + T_{L}$      | _   | ns   |
|      | <ul> <li>Stable External Clock, OMR Bit 6 = 1</li> </ul>                                       | $21T_C + T_L$             | _   | ns   |
|      | • Stable External Clock, PCTL Bit 17= 1                                                        | $14T_{C} + T_{L}$         | _   | ns   |
| 251  | DR Assertion to DSO (ACK) Valid (enter Debug mode) after recovery from Stop state <sup>1</sup> |                           |     |      |
|      | <ul> <li>Stable External Clock, OMR Bit 6 = 0</li> </ul>                                       | $65553T_{C} + T_{L}$      | _   | ns   |
|      | <ul> <li>Stable External Clock, OMR Bit 6 = 1</li> </ul>                                       | $25T_{\rm C} + T_{\rm L}$ | _   | ns   |
|      | <ul> <li>Stable External Clock, PCTL Bit 17= 1</li> </ul>                                      | $18T_{\rm C} + T_{\rm L}$ | _   | ns   |

Notes: 1. A clock stabilization delay is required when using the on-chip crystal oscillator in two cases:

- after power-on reset, and
- when recovering from Stop mode.

During this stabilization period,  $T_C$ ,  $T_H$ , and  $T_L$  will not be constant. Since this stabilization period varies, a delay of  $75,000 \times T_C$  is typically allowed to assure that the oscillator is stable before executing programs. While it is possible to set OMR Bit 6=1 when using the internal crystal oscillator, it is not recommended and these specifications do not guarantee timings for that case.

2. The maximum specified is periodically sampled and not 100% tested.



Figure 2-27 OnCE Serial Clock Timing



Figure 2-28 OnCE Acknowledge Timing



Note: High Impedance, external pull-down resistor

AA0501

Figure 2-29 OnCE Data I/O To Status Timing



Figure 2-30 OnCE Read Timing



Figure 2-31 OnCE Data I/O To Status Timing

## **OnCE Port Timing**



Note: High Impedance, external pull-down resistor

Figure 2-32 OnCE CKOUT To Status Timing



Figure 2-33 OnCE Read Register to Next Command Timing



Figure 2-34 Synchronous Recovery from Wait State



Figure 2-35 Asynchronous Recovery from Wait State



Figure 2-36 Asynchronous Recovery from Stop State

## **TIMER TIMING**

 $C_L = 50 \text{ pF} + 2 \text{ TTL loads}$ 

**Table 2-16** Timer Timing

| Num | Characteristics                                                                                                                                           | Min                      | Max            | Unit |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|------|
| 260 | TIO Low                                                                                                                                                   | 2T <sub>C</sub> + 7      | _              | ns   |
| 261 | TIO High                                                                                                                                                  | 2T <sub>C</sub> + 7      | _              | ns   |
| 262 | Synchronous Timer Setup Time from TIO (input) Assertion to CKOUT Rising Edge                                                                              | 10                       | T <sub>C</sub> | ns   |
| 263 | Synchronous Timer Delay Time from CKOUT Rising Edge<br>to the External Memory Access Address Out Valid Caused<br>by First Interrupt Instruction Execution | $5T_{\rm C} + T_{\rm H}$ | _              | ns   |
| 264 | CKOUT Rising Edge to TIO (output) Assertion                                                                                                               | 0                        | 8              | ns   |
| 265 | CKOUT Rising Edge to TIO (output) Deassertion                                                                                                             | 0                        | 8              | ns   |
| 266 | CKOUT Rising Edge to TIO (General Purpose Output)                                                                                                         | 0                        | 8              | ns   |



Figure 2-37 TIO Timer Event Input

## **Timer Timing**



Figure 2-38 Timer Interrupt Generation



Figure 2-39 External Pulse Generation



Figure 2-40 GPIO Output Timing

<del>dsp</del>

# SECTION 3 PACKAGING

## PIN-OUT AND PACKAGE INFORMATION

This sections provides information about the available packages for this product, including diagrams of the package pinouts and tables describing how the signals described in **Section 1** are allocated for each package.

The DSP56L002 is available in two package types:

- 132-pin Plastic Quad Flat Pack (PQFP)
- 144-pin Thin Quad Flat Pack (TQFP)

## **PQFP Package Description**

Top and bottom views of the PQFP package are shown in **Figure 3-1** and **Figure 3-2** with their pin-outs.



Notes: 1. The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias.

- 2. An OVERBAR indicates the signal is asserted when the voltage = ground (active low).
- 3. To simplify locating the pins, each fifth pin is shaded in the illustration.

Figure 3-1 Top View of the 132-pin Plastic (FC) Quad Flat Package



- Notes: 1. The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias.
  - 2. An OVERBAR indicates the signal is asserted when the voltage = ground (active low).
  - 3. To simplify locating the pins, each fifth pin is shaded in the illustration.

Figure 3-2 Bottom View of the 132-pin Plastic (FC) Quad Flat Package

## Pin-out and Package Information

The DSP56L002 signals that may be programmed as General Purpose I/O are listed with their primary function in **Table 3-1**.

 Table 3-1
 DSP56L002 General Purpose I/O Pin Identification in PQFP Package

| Pin Number | Primary Function | Port    | GPIO ID  |
|------------|------------------|---------|----------|
| 24         | H0               | В       | PB0      |
| 23         | H1               |         | PB1      |
| 21         | H2               |         | PB2      |
| 19         | Н3               |         | PB3      |
| 18         | H4               |         | PB4      |
| 17         | H5               |         | PB5      |
| 15         | H6               |         | PB6      |
| 14         | H7               |         | PB7      |
| 7          | HA0              |         | PB8      |
| 6          | HA1              |         | PB9      |
| 4          | HA2              |         | PB10     |
| 12         | HR/W             |         | PB11     |
| 10         | HEN              |         | PB12     |
| 13         | HREQ             |         | PB13     |
| 8          | HACK             |         | PB14     |
| 25         | RXD              | С       | PC0      |
| 26         | TXD              |         | PC1      |
| 28         | SCLK             |         | PC2      |
| 29         | SC0              |         | PC3      |
| 35         | SC1              |         | PC4      |
| 32         | SC2              |         | PC5      |
| 31         | SCK              |         | PC6      |
| 38         | SRD              |         | PC7      |
| 33         | STD              |         | PC8      |
| 39         | TIO              | No port | assigned |

 Table 3-2
 DSP56L002 Signal Identification by PQFP Pin Number

| Pin No. | Signal Name                 | Pin No. | Signal Name                 | Pin No. | Signal Name                 |
|---------|-----------------------------|---------|-----------------------------|---------|-----------------------------|
| 1       | EXTAL                       | 26      | TXD/PC1                     | 51      | DR                          |
| 2       | $V_{CCQ}$                   | 27      | $GND_S$                     | 52      | DSO                         |
| 3       | $\mathrm{GND}_{\mathrm{Q}}$ | 28      | SCLK/PC2                    | 53      | DSI/OS0                     |
| 4       | HA2/PB10                    | 29      | SC0/PC3                     | 54      | BS                          |
| 5       | GND <sub>H</sub>            | 30      | V <sub>CCS</sub>            | 55      | $X/\overline{Y}$            |
| 6       | HA1/PB9                     | 31      | SCK/PC6                     | 56      | $GND_A$                     |
| 7       | HA0/PB8                     | 32      | SC2/PC5                     | 57      | DS                          |
| 8       | HACK/PB14                   | 33      | STD/PC8                     | 58      | V <sub>CCA</sub>            |
| 9       | V <sub>CCH</sub>            | 34      | $GND_S$                     | 59      | PS                          |
| 10      | HEN/PB12                    | 35      | SC1/PC4                     | 60      | A0                          |
| 11      | GND <sub>H</sub>            | 36      | $\mathrm{GND}_{\mathrm{Q}}$ | 61      | A1                          |
| 12      | HR/₩/PB11                   | 37      | $V_{CCQ}$                   | 62      | $GND_A$                     |
| 13      | HREQ/PB13                   | 38      | SRD/PC7                     | 63      | A2                          |
| 14      | H7/PB7                      | 39      | TIO                         | 64      | A3                          |
| 15      | H6/PB6                      | 40      | nc                          | 65      | A4                          |
| 16      | GND <sub>H</sub>            | 41      | BN                          | 66      | $V_{CCQ}$                   |
| 17      | H5/PB5                      | 42      | WT                          | 67      | $\mathrm{GND}_{\mathrm{Q}}$ |
| 18      | H4/PB4                      | 43      | BG                          | 68      | A5                          |
| 19      | H3/PB3                      | 44      | BR                          | 69      | V <sub>CCA</sub>            |
| 20      | V <sub>CCH</sub>            | 45      | V <sub>CCC</sub>            | 70      | $GND_A$                     |
| 21      | H2/PB2                      | 46      | WR                          | 71      | A6                          |
| 22      | GND <sub>H</sub>            | 47      | RD                          | 72      | A7                          |
| 23      | H1/PB1                      | 48      | $GND_C$                     | 73      | A8                          |
| 24      | H0/PB0                      | 49      | nc                          | 74      | A9                          |
| 25      | RXD/PC0                     | 50      | DSCK/OS1                    | 75      | $GND_A$                     |

 Table 3-2
 DSP56L002 Signal Identification by PQFP Pin Number (Continued)

|         |                  |         |                             |         | 1                 |
|---------|------------------|---------|-----------------------------|---------|-------------------|
| Pin No. | Signal Name      | Pin No. | Signal Name                 | Pin No. | Signal Name       |
| 76      | A10              | 95      | D8                          | 114     | D20               |
| 77      | A11              | 96      | D9                          | 115     | D21               |
| 78      | A12              | 97      | $V_{CCQ}$                   | 116     | $GND_D$           |
| 79      | V <sub>CCA</sub> | 98      | $\mathrm{GND}_{\mathrm{Q}}$ | 117     | D22               |
| 80      | A13              | 99      | $GND_D$                     | 118     | D23               |
| 81      | GND <sub>A</sub> | 100     | D10                         | 119     | MODC/NMI          |
| 82      | A14              | 101     | D11                         | 120     | MODB/IRQB         |
| 83      | A15              | 102     | V <sub>CCD</sub>            | 121     | MODA/IRQA         |
| 84      | D0               | 103     | D12                         | 122     | GND <sub>CK</sub> |
| 85      | D1               | 104     | D13                         | 123     | CKOUT             |
| 86      | $GND_D$          | 105     | $GND_D$                     | 124     | V <sub>CCCK</sub> |
| 87      | D2               | 106     | D14                         | 125     | RESET             |
| 88      | D3               | 107     | D15                         | 126     | CKP               |
| 89      | V <sub>CCD</sub> | 108     | D16                         | 127     | V <sub>CCP</sub>  |
| 90      | D4               | 109     | D17                         | 128     | PCAP              |
| 91      | D5               | 110     | $GND_D$                     | 129     | $GND_P$           |
| 92      | $GND_D$          | 111     | D18                         | 130     | PLOCK             |
| 93      | D6               | 112     | D19                         | 131     | PINIT             |
| 94      | D7               | 113     | V <sub>CCD</sub>            | 132     | XTAL              |

Note:

- 1. The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias.
- 2. An  $\overline{\text{OVERBAR}}$  indicates the signal is asserted when the voltage = ground (active low).

 Table 3-3
 DSP56L002 PQFP Pin Identification by Signal Name

| Signal Name | Pin No. | Signal Name | Pin No. | Signal Name                 | Pin No. |
|-------------|---------|-------------|---------|-----------------------------|---------|
| A0          | 60      | D3          | 114     | DSO                         | 52      |
| A1          | 61      | D4          | 116     | EXTAL                       | 1       |
| A2          | 63      | D5          | 117     | $GND_A$                     | 56      |
| A3          | 64      | D6          | 119     | $GND_A$                     | 62      |
| A4          | 65      | D7          | 94      | GND <sub>A</sub>            | 70      |
| A5          | 68      | D8          | 95      | GND <sub>A</sub>            | 75      |
| A6          | 71      | D9          | 96      | GND <sub>A</sub>            | 81      |
| A7          | 72      | D10         | 100     | $GND_C$                     | 48      |
| A8          | 73      | D11         | 101     | GND <sub>CK</sub>           | 122     |
| A9          | 74      | D12         | 103     | $GND_D$                     | 86      |
| A10         | 76      | D13         | 104     | $\mathrm{GND}_{\mathrm{D}}$ | 92      |
| A11         | 77      | D14         | 106     | $GND_D$                     | 99      |
| A12         | 78      | D15         | 107     | $GND_D$                     | 105     |
| A13         | 80      | D16         | 108     | $\mathrm{GND}_\mathrm{D}$   | 110     |
| A14         | 82      | D17         | 109     | $GND_D$                     | 116     |
| A15         | 83      | D18         | 111     | GND <sub>H</sub>            | 5       |
| BG          | 43      | D19         | 112     | GND <sub>H</sub>            | 11      |
| BN          | 41      | D20         | 114     | GND <sub>H</sub>            | 16      |
| BR          | 44      | D21         | 115     | GND <sub>H</sub>            | 22      |
| BS          | 54      | D22         | 117     | GND <sub>P</sub>            | 129     |
| CKOUT       | 123     | D23         | 118     | $\mathrm{GND}_{\mathrm{Q}}$ | 3       |
| СКР         | 126     | DR          | 51      | $\mathrm{GND}_{\mathrm{Q}}$ | 36      |
| D0          | 84      | DS          | 57      | $\mathrm{GND}_{\mathrm{Q}}$ | 67      |
| D1          | 85      | DSCK        | 50      | $\mathrm{GND}_{\mathrm{Q}}$ | 98      |
| D2          | 87      | DSI         | 53      | GND <sub>S</sub>            | 27      |

 Table 3-3
 DSP56L002 PQFP Pin Identification by Signal Name (Continued)

| Signal Name        | Pin No. | Signal Name      | Pin No. | Signal Name       | Pin No. |
|--------------------|---------|------------------|---------|-------------------|---------|
| $GND_S$            | 34      | PB1              | 23      | PLOCK             | 130     |
| H0                 | 24      | PB2              | 21      | PS                | 59      |
| H1                 | 23      | PB3              | 19      | RD                | 47      |
| H2                 | 21      | PB4              | 18      | RESET             | 125     |
| H3                 | 19      | PB5              | 17      | RXD               | 25      |
| H4                 | 18      | PB6              | 15      | SC0               | 29      |
| H5                 | 17      | PB7              | 14      | SC1               | 35      |
| H6                 | 15      | PB8              | 7       | SC2               | 32      |
| H7                 | 14      | PB9              | 6       | SCK               | 31      |
| HA0                | 7       | PB10             | 4       | SCLK              | 28      |
| HA1                | 6       | PB11             | 12      | SRD               | 38      |
| HA2                | 4       | PB12             | 10      | STD               | 33      |
| HACK               | 8       | PB13             | 13      | TIO               | 39      |
| HEN                | 10      | PB14             | 8       | TXD               | 26      |
| $HR/\overline{W}$  | 12      | PC0              | 25      | $V_{CCA}$         | 58      |
| HREQ               | 13      | PC1              | 26      | $V_{CCA}$         | 69      |
| ĪRQĀ               | 121     | PC2              | 28      | $V_{CCA}$         | 79      |
| ĪRQB               | 120     | PC3              | 29      | V <sub>CCC</sub>  | 45      |
| MODA               | 121     | PC4              | 35      | V <sub>CCCK</sub> | 124     |
| MODB               | 120     | PC5              | 32      | $V_{CCD}$         | 89      |
| MODC               | 119     | PC6              | 31      | $V_{CCD}$         | 102     |
| NMI                | 119     | PC7              | 38      | $V_{CCD}$         | 113     |
| OS0                | 53      | PC8              | 33      | V <sub>CCH</sub>  | 9       |
| OS1                | 50      | PCAP             | 128     | V <sub>CCH</sub>  | 20      |
| PB0                | 24      | PINIT            | 131     | V <sub>CCP</sub>  | 127     |
| $V_{\rm CCQ}$      | 2       | V <sub>CCS</sub> | 30      | XTAL              | 132     |
| $ _{ m CCQ}$       | 37      | WR               | 46      | nc                | 40      |
| $V_{\rm CCQ}$      | 66      | WT               | 42      | nc                | 49      |
| $V_{\mathrm{CCQ}}$ | 97      | $X/\overline{Y}$ | 55      |                   | 1       |

Power and ground pins have special considerations for noise immunity. See **Section 4 Design Considerations**.

 Table 3-4
 DSP56L002 Power Supply Pins in PQFP Package

| Pin Number | Power Supply                 | Circuit Supplied  |  |
|------------|------------------------------|-------------------|--|
| 58         |                              |                   |  |
| 69         | $V_{CCA}$                    |                   |  |
| 79         |                              |                   |  |
| 56         |                              | Address<br>Bus    |  |
| 62         |                              | Bus               |  |
| 70         | $\mathrm{GND}_{\mathrm{A}}$  |                   |  |
| 75         |                              |                   |  |
| 81         |                              |                   |  |
| 45         | V <sub>CCC</sub>             | Bus Control       |  |
| 48         | $GND_C$                      | Buffers           |  |
| 124        | V <sub>CCCK</sub>            | Clock             |  |
| 122        | $\mathrm{GND}_{\mathrm{CK}}$ | Clock             |  |
| 89         |                              |                   |  |
| 102        | $V_{CCD}$                    |                   |  |
| 113        |                              |                   |  |
| 86         |                              | Data              |  |
| 92         |                              | Bus               |  |
| 99         | $\mathrm{GND}_{\mathrm{D}}$  | Buffers           |  |
| 105        |                              |                   |  |
| 110        |                              |                   |  |
| 116        |                              |                   |  |
| 9          | V                            |                   |  |
| 20         | $V_{CCH}$                    |                   |  |
| 5          |                              | Host<br>Interface |  |
| 11         | CND                          | Buffers           |  |
| 16         | $\mathrm{GND}_{\mathrm{H}}$  |                   |  |
| 22         |                              |                   |  |

## Pin-out and Package Information

 Table 3-4
 DSP56L002 Power Supply Pins in PQFP Package (Continued)

| Pin Number | Power Supply                | Circuit Supplied |  |
|------------|-----------------------------|------------------|--|
| 2          |                             |                  |  |
| 37         | 17                          |                  |  |
| 66         | $ m V_{CCQ}$                |                  |  |
| 97         |                             | Internal Lands   |  |
| 3          | $\mathrm{GND}_{\mathrm{Q}}$ | – Internal Logic |  |
| 36         |                             |                  |  |
| 67         |                             |                  |  |
| 98         |                             |                  |  |
| 127        | $V_{CCP}$                   | DLI              |  |
| 129        | $\mathrm{GND}_{\mathrm{P}}$ | – PLL            |  |
| 30         | V <sub>CCS</sub>            |                  |  |
| 27         | CNID                        | Serial Port      |  |
| 34         | $\mathrm{GND}_{\mathrm{S}}$ |                  |  |



Figure 3-3 132-Pin Plastic Quad Flat Pack (PQFP) Mechanical Information

# **TQFP Package Description**

Top and bottom views of the TQFP package are shown in **Figure 3-4** and **Figure 3-5** with their pin-outs.



Notes: 1. The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias.

- 2. An OVERBAR indicates the signal is asserted when the voltage = ground (active low).
- 3. To simplify locating the pins, each fifth pin is shaded in the illustration.

AA1136

Figure 3-4 Top View of the 144-pin Plastic (PV) Thin Quad Flat Package



- Notes: 1. The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias.
  - 2. An OVERBAR indicates the signal is asserted when the voltage = ground (active low).
  - 3. To simplify locating the pins, each fifth pin is shaded in the illustration.

AA1137

Figure 3-5 Bottom View of the 144-pin Plastic (PV) Thin Quad Flat Package

The DSP56L002 signals that may be programmed as General Purpose I/O are listed with their primary function in **Table 3-5**.

 Table 3-5
 DSP56L002 General Purpose I/O Pin Identification in TQFP Package

| Pin Number | Primary Function | Port    | GPIO ID  |
|------------|------------------|---------|----------|
| 44         | Н0               | В       | PB0      |
| 43         | H1               |         | PB1      |
| 41         | H2               |         | PB2      |
| 39         | H3               |         | PB3      |
| 38         | H4               |         | PB4      |
| 35         | H5               |         | PB5      |
| 33         | H6               |         | PB6      |
| 32         | H7               |         | PB7      |
| 25         | HA0              |         | PB8      |
| 24         | HA1              |         | PB9      |
| 22         | HA2              |         | PB10     |
| 30         | HR/W             |         | PB11     |
| 28         | HEN              |         | PB12     |
| 31         | HREQ             |         | PB13     |
| 26         | HACK             |         | PB14     |
| 45         | RXD              | С       | PC0      |
| 46         | TXD              |         | PC1      |
| 48         | SCLK             |         | PC2      |
| 49         | SC0              |         | PC3      |
| 56         | SC1              |         | PC4      |
| 52         | SC2              |         | PC5      |
| 51         | SCK              |         | PC6      |
| 59         | SRD              |         | PC7      |
| 53         | STD              |         | PC8      |
| 60         | TIO              | No port | assigned |

 Table 3-6
 DSP56L002 Signal Identification by TQFP Pin Number

| Pin No. | Signal Name                 | Pin No. | Signal Name      | Pin No. | Signal Name                 |
|---------|-----------------------------|---------|------------------|---------|-----------------------------|
| 1       | nc                          | 26      | HACK/PB14        | 51      | SCK/PC6                     |
| 2       | D22                         | 27      | V <sub>CCH</sub> | 52      | SC2/PC5                     |
| 3       | D23                         | 28      | HEN/PB12         | 53      | STD/PC8                     |
| 4       | MODC/NMI                    | 29      | GND <sub>H</sub> | 54      | $GND_S$                     |
| 5       | MODB/IRQB                   | 30      | HR/W/PB11        | 55      | nc                          |
| 6       | MODA/IRQA                   | 31      | HREQ/PB13        | 56      | SC1/PC4                     |
| 7       | GND <sub>CK</sub>           | 32      | H7/PB7           | 57      | $\mathrm{GND}_{\mathrm{Q}}$ |
| 8       | CKOUT                       | 33      | H6/PB6           | 58      | $V_{CCQ}$                   |
| 9       | V <sub>CCCK</sub>           | 34      | GND <sub>H</sub> | 59      | SRD/PC7                     |
| 10      | RESET                       | 35      | H5/PB5           | 60      | TIO                         |
| 11      | СКР                         | 36      | nc               | 61      | nc                          |
| 12      | V <sub>CCP</sub>            | 37      | nc               | 62      | BN                          |
| 13      | PCAP                        | 38      | H4/PB4           | 63      | WT                          |
| 14      | $GND_P$                     | 39      | H3/PB3           | 64      | BG                          |
| 15      | PLOCK                       | 40      | $V_{CCH}$        | 65      | BR                          |
| 16      | PINIT                       | 41      | H2/PB2           | 66      | V <sub>CCC</sub>            |
| 17      | XTAL                        | 42      | GND <sub>H</sub> | 67      | WR                          |
| 18      | nc                          | 43      | H1/PB1           | 68      | RD                          |
| 19      | EXTAL                       | 44      | H0/PB0           | 69      | $GND_C$                     |
| 20      | $V_{CCQ}$                   | 45      | RXD/PC0          | 70      | nc                          |
| 21      | $\mathrm{GND}_{\mathrm{Q}}$ | 46      | TXD/PC1          | 71      | DSCK/OS1                    |
| 22      | HA2/PB10                    | 47      | $GND_S$          | 72      | nc                          |
| 23      | GND <sub>H</sub>            | 48      | SCLK/PC2         | 73      | nc                          |
| 24      | HA1/PB9                     | 49      | SC0/PC3          | 74      | DR                          |
| 25      | HA0/PB8                     | 50      | V <sub>CCS</sub> | 75      | DSO                         |

 Table 3-6
 DSP56L002 Signal Identification by TQFP Pin Number (Continued)

| Pin No. | Signal Name                 | Pin No. | Signal Name      | Pin No. | Signal Name                 |
|---------|-----------------------------|---------|------------------|---------|-----------------------------|
| 76      | DSI/OS0                     | 99      | GND <sub>A</sub> | 122     | D9                          |
| 77      | BS                          | 100     | A10              | 123     | $V_{CCQ}$                   |
| 78      | $X/\overline{Y}$            | 101     | A11              | 124     | $\mathrm{GND}_{\mathrm{Q}}$ |
| 79      | $GND_A$                     | 102     | A12              | 125     | $GND_D$                     |
| 80      | DS                          | 103     | V <sub>CCA</sub> | 126     | D10                         |
| 81      | V <sub>CCA</sub>            | 104     | A13              | 127     | nc                          |
| 82      | PS                          | 105     | $GND_A$          | 128     | D11                         |
| 83      | A0                          | 106     | A14              | 129     | $V_{CCD}$                   |
| 84      | A1                          | 107     | A15              | 130     | D12                         |
| 85      | $GND_A$                     | 108     | nc               | 131     | D13                         |
| 86      | A2                          | 109     | nc               | 132     | $GND_D$                     |
| 87      | A3                          | 110     | D0               | 133     | D14                         |
| 88      | A4                          | 111     | D1               | 134     | D15                         |
| 89      | $V_{CCQ}$                   | 112     | $GND_D$          | 135     | D16                         |
| 90      | $\mathrm{GND}_{\mathrm{Q}}$ | 113     | D2               | 136     | D17                         |
| 91      | nc                          | 114     | D3               | 137     | $GND_D$                     |
| 92      | A5                          | 115     | V <sub>CCD</sub> | 138     | D18                         |
| 93      | V <sub>CCA</sub>            | 116     | D4               | 139     | D19                         |
| 94      | $GND_A$                     | 117     | D5               | 140     | V <sub>CCD</sub>            |
| 95      | A6                          | 118     | $GND_D$          | 141     | D20                         |
| 96      | A7                          | 119     | D6               | 142     | D21                         |
| 97      | A8                          | 120     | D7               | 143     | $\mathrm{GND}_{\mathrm{D}}$ |
| 98      | A9                          | 121     | D8               | 144     | nc                          |

Note:

- The abbreviation nc indicates pins that are reserved for possible future enhancements. Do not connect these pins to any power, ground, signal traces, or vias
- 2. An  $\overline{\text{OVERBAR}}$  indicates the signal is asserted when the voltage = ground (active low).

 Table 3-7
 DSP56L002 TQFP Pin Identification by Signal Name

| Signal Name | Pin No. | Signal Name | Pin No. | Signal Name                 | Pin No. |
|-------------|---------|-------------|---------|-----------------------------|---------|
| A0          | 83      | D3          | 114     | DSO                         | 75      |
| A1          | 84      | D4          | 116     | EXTAL                       | 19      |
| A2          | 86      | D5          | 117     | $GND_A$                     | 79      |
| A3          | 87      | D6          | 119     | $GND_A$                     | 85      |
| A4          | 88      | D7          | 120     | GND <sub>A</sub>            | 94      |
| A5          | 92      | D8          | 121     | $GND_A$                     | 99      |
| A6          | 95      | D9          | 122     | GND <sub>A</sub>            | 105     |
| A7          | 96      | D10         | 126     | $GND_C$                     | 69      |
| A8          | 97      | D11         | 128     | GND <sub>CK</sub>           | 7       |
| A9          | 98      | D12         | 130     | $GND_D$                     | 112     |
| A10         | 100     | D13         | 131     | $GND_D$                     | 118     |
| A11         | 101     | D14         | 133     | $GND_D$                     | 125     |
| A12         | 102     | D15         | 134     | $GND_D$                     | 132     |
| A13         | 104     | D16         | 135     | $GND_D$                     | 137     |
| A14         | 106     | D17         | 136     | $GND_D$                     | 143     |
| A15         | 107     | D18         | 138     | GND <sub>H</sub>            | 23      |
| BG          | 64      | D19         | 139     | GND <sub>H</sub>            | 29      |
| BN          | 62      | D20         | 141     | GND <sub>H</sub>            | 34      |
| BR          | 65      | D21         | 142     | GND <sub>H</sub>            | 42      |
| BS          | 77      | D22         | 2       | $GND_P$                     | 14      |
| CKOUT       | 8       | D23         | 3       | $\mathrm{GND}_{\mathrm{Q}}$ | 21      |
| СКР         | 11      | DR          | 74      | $\mathrm{GND}_{\mathrm{Q}}$ | 57      |
| D0          | 110     | DS          | 80      | $\mathrm{GND}_{\mathrm{Q}}$ | 90      |
| D1          | 111     | DSCK        | 71      | $\mathrm{GND}_{\mathrm{Q}}$ | 124     |
| D2          | 113     | DSI         | 76      | $GND_S$                     | 47      |

 Table 3-7
 DSP56L002 TQFP Pin Identification by Signal Name (Continued)

| Signal Name | Pin No. | Signal Name | Pin No. | Signal Name       | Pin No. |
|-------------|---------|-------------|---------|-------------------|---------|
| $GND_S$     | 54      | PB1         | 43      | PLOCK             | 15      |
| H0          | 44      | PB2         | 41      | PS                | 82      |
| H1          | 43      | PB3         | 39      | RD                | 68      |
| H2          | 41      | PB4         | 38      | RESET             | 10      |
| H3          | 39      | PB5         | 35      | RXD               | 45      |
| H4          | 38      | PB6         | 33      | SC0               | 49      |
| H5          | 35      | PB7         | 32      | SC1               | 56      |
| H6          | 33      | PB8         | 25      | SC2               | 52      |
| H7          | 32      | PB9         | 24      | SCK               | 51      |
| HA0         | 25      | PB10        | 22      | SCLK              | 48      |
| HA1         | 24      | PB11        | 30      | SRD               | 59      |
| HA2         | 22      | PB12        | 28      | STD               | 53      |
| HACK        | 26      | PB13        | 31      | TIO               | 60      |
| HEN         | 28      | PB14        | 26      | TXD               | 46      |
| HR/W        | 30      | PC0         | 45      | $V_{CCA}$         | 81      |
| HREQ        | 31      | PC1         | 46      | $V_{CCA}$         | 93      |
| ĪRQA        | 6       | PC2         | 48      | $V_{CCA}$         | 103     |
| ĪRQB        | 5       | PC3         | 49      | V <sub>CCC</sub>  | 66      |
| MODA        | 6       | PC4         | 56      | V <sub>CCCK</sub> | 9       |
| MODB        | 5       | PC5         | 52      | $V_{CCD}$         | 115     |
| MODC        | 4       | PC6         | 51      | $V_{CCD}$         | 129     |
| NMI         | 4       | PC7         | 59      | $V_{CCD}$         | 140     |
| OS0         | 76      | PC8         | 53      | $V_{CCH}$         | 27      |
| OS1         | 71      | PCAP        | 13      | $V_{CCH}$         | 40      |
| PB0         | 44      | PINIT       | 16      | $V_{CCP}$         | 12      |

 Table 3-7
 DSP56L002 TQFP Pin Identification by Signal Name (Continued)

| Signal Name      | Pin No. | Signal Name | Pin No. | Signal Name | Pin No. |
|------------------|---------|-------------|---------|-------------|---------|
| V <sub>CCQ</sub> | 20      | XTAL        | 17      | nc          | 72      |
| V <sub>CCQ</sub> | 58      | nc          | 70      | nc          | 73      |
| V <sub>CCQ</sub> | 89      | nc          | 1       | nc          | 91      |
| V <sub>CCQ</sub> | 123     | nc          | 18      | nc          | 108     |
| V <sub>CCS</sub> | 50      | nc          | 36      | nc          | 109     |
| WR               | 67      | nc          | 37      | nc          | 127     |
| WT               | 63      | nc          | 55      | nc          | 144     |
| $X/\overline{Y}$ | 78      | nc          | 61      |             |         |

Power and ground pins have special considerations for noise immunity. See the section Design Considerations.

 Table 3-8
 DSP56L002 Power Supply Pins in TQFP Package

| Pin Number | Power Supply                | Circuit Supplied  |
|------------|-----------------------------|-------------------|
| 81         |                             |                   |
| 93         | $ m V_{CCA}$                |                   |
| 103        |                             |                   |
| 79         |                             | Address<br>Bus    |
| 85         |                             | Buffers           |
| 94         | $\mathrm{GND}_{\mathrm{A}}$ |                   |
| 99         |                             |                   |
| 105        |                             |                   |
| 66         | $V_{CCC}$                   | Bus Control       |
| 69         | $\mathrm{GND}_{\mathrm{C}}$ | Buffers           |
| 9          | $V_{\mathrm{CCCK}}$         | - Clock           |
| 7          | GND <sub>CK</sub>           | Clock             |
| 115        |                             |                   |
| 129        | $V_{CCD}$                   |                   |
| 140        |                             |                   |
| 112        |                             | Data              |
| 118        |                             | Bus               |
| 125        | $\mathrm{GND}_{\mathrm{D}}$ | Buffers           |
| 132        |                             |                   |
| 137        |                             |                   |
| 143        |                             |                   |
| 27         | V                           |                   |
| 40         | $V_{CCH}$                   |                   |
| 23         |                             | Host<br>Interface |
| 29         | CND                         | Buffers           |
| 34         | $GND_H$                     |                   |
| 42         |                             |                   |

 Table 3-8
 DSP56L002 Power Supply Pins in TQFP Package (Continued)

| Pin Number | Power Supply                | Circuit Supplied |
|------------|-----------------------------|------------------|
| 20         |                             |                  |
| 58         | <b>V</b> 7                  |                  |
| 89         | $ m V_{CCQ}$                |                  |
| 123        |                             | Internal I and   |
| 21         |                             | – Internal Logic |
| 57         | $\mathrm{GND}_{\mathrm{Q}}$ |                  |
| 90         |                             |                  |
| 124        |                             |                  |
| 12         | $V_{CCP}$                   | - PLL            |
| 14         | $\mathrm{GND}_{\mathrm{P}}$ | - PLL            |
| 50         | $V_{CCS}$                   |                  |
| 47         |                             | Serial Port      |
| 54         | $\mathrm{GND}_{\mathrm{S}}$ |                  |



Figure 3-6 144-pin Thin Plastic Quad Flat Pack (TQFP) Mechanical Information

## ORDERING DRAWINGS

Complete mechanical information regarding DSP56L002 packaging is available by facsimile through Motorola's  $Mfax^{TM}$  system. Call the following number to obtain information by facsimile:

(602) 244-6609

The Mfax automated system requests the following information:

- The receiving facsimile telephone number including area code or country code
- The caller's Personal Identification Number (PIN)

**Note:** For first time callers, the system provides instructions for setting up a PIN, which requires entry of a name and telephone number.

- The type of information requested:
  - Instructions for using the system
  - A literature order form
  - Specific part technical information or data sheets
  - Other information described by the system messages

A total of three documents may be ordered per call.

The DSP56L002 132-pin PQFP package mechanical drawing is referenced as 831A-02. The reference number for the 144-pin TQFP package is 918-03.



| _                            |     |      |
|------------------------------|-----|------|
| $\mathbf{D} \sim \mathbf{c}$ | V20 | IINA |
| Гач                          | nau | jing |
|                              |     |      |

**Ordering Drawings** 

# SECTION 4

# **DESIGN CONSIDERATIONS**

## **HEAT DISSIPATION**

An estimation of the chip junction temperature,  $T_J$ , in  $^{\circ}C$  can be obtained from the equation:

**Equation 1:** 
$$T_J = T_A + (P_D \times R_{\theta JA})$$

Where:

 $T_A$  = ambient temperature  $^{\circ}C$ 

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance °C/W

P<sub>D</sub> = power dissipation in package

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

**Equation 2:** 
$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

Where:

 $R_{\theta JA} = package junction-to-ambient thermal resistance °C/W$   $R_{\theta CA} = package junction-to-case thermal resistance °C/W$   $R_{\theta CA} = package case-to-ambient thermal resistance °C/W$ 

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on a PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from

#### **Heat Dissipation**

 $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate.

A complicating factor is the existence of three common ways for determining the junction-to-case thermal resistance in plastic packages:

- To minimize temperature variation across the surface, the thermal resistance is measured from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink.
- To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to where the leads are attached to the case.
- If the temperature of the package case  $(T_T)$  as determined by a thermocouple, the thermal resistance is computed using the value obtained by the equation  $(T_J T_T)/P_D$ .

As noted above, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable for determining the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, using the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will estimate a junction temperature slightly hotter than actual temperature. Hence, the new thermal metric, Thermal Characterization Parameter or  $\Psi_{JT}$ , has been defined to be  $(T_J-T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when using the surface temperature of the package. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

**Note:** Table 2-2 Thermal Characteristics on page 2-2 contains the package thermal values for this chip.

#### **ELECTRICAL DESIGN CONSIDERATIONS**

#### **CAUTION**

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>).

Use the following list of recommendations to assure correct DSP operation:

- Provide a low-impedance path from the board power supply to each  $V_{CC}$  pin on the DSP, and from the board ground to each GND pin.
- Use at least four 0.1  $\mu$ F bypass capacitors positioned as close as possible to the four sides of the package to connect the  $V_{CC}$  power source to GND.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip  $V_{CC}$  and GND pins are less than 0.5 inch per capacitor lead.
- Use at least a four-layer PCB with two inner layers for V<sub>CC</sub> and GND.
- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. This recommendation particularly applies to the address and data buses as well as the  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ ,  $\overline{\text{IRQA}}$ ,  $\overline{\text{IRQB}}$ ,  $\overline{\text{NMI}}$ ,  $\overline{\text{HEN}}$ , and  $\overline{\text{HACK}}$  pins.
- Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the  $V_{CC}$  and GND circuits.
- All inputs must be terminated (i.e., not allowed to float) using CMOS levels.
- Take special care to minimize noise levels on the PLL supply pins (both  $V_{CC}$  and GND).

## POWER CONSUMPTION

Power dissipation is a key issue in portable DSP applications. The following describes some factors which affect current consumption. Current consumption is described by the formula:

**Equation 3:**  $I = C \times V \times f$ 

where: C = node/pin capacitance

V = voltage swing

f = frequency of node/pin toggle

For example, for an address pin loaded with a  $50~\mathrm{pF}$  capacitance and operating at  $5.5~\mathrm{V}$  with a  $40~\mathrm{MHz}$  clock, toggling at its maximum possible rate (which is  $10~\mathrm{MHz}$ ), the current consumption is:

**Equation 4:** 
$$I = 50 \times 10^{-12} \times 5.5 \times 10 \times 10^{6} = 2.75 \text{ mA}$$

The maximum internal current value ( $I_{CCIMAX}$ ), reflects the maximum  $I_{CC}$  expected when running the code given below. This represents "typical" internal activity, and is included as a point of reference. Some applications may consume more or less current depending on the code used. The typical internal current value ( $I_{CCITYP}$ ) reflects what is typically seen when running the given code.

The following steps are recommended for applications requiring very low current consumption:

- 1. Minimize external memory accesses; use internal memory accesses instead.
- 2. Minimize the number of pins that are switching.
- 3. Minimize the capacitive load on the pins.
- 4. Connect the unused inputs to pull-up or pull-down resistors.

## Current consumption test code:

```
org
                     p:RESET
           jmp
                     MAIN
          org
                     mIAM:q
                     #$180000,x:$FFFD
          movep
                     #0,r0
          move
                     #0,r4
          move
                     #$00FF, m0
          move
                     #$00FF, m4
          move
          nop
                     #256
          rep
          move
                     r0,x:(r0)+
                     #256
          rep
                     r4,y:(r4)+
          mov
          clr
                     1:(r0)+,a
          move
                     #30
          rep
                     x0,y0,a x:(r0)+,x0 y:(r4)+,y0
          mac
                     a,p:(r5)
          move
                     TP1
           dmĹ
TP1
          nop
                     MAIN
           jmp
```

## **HOST PORT CONSIDERATIONS**

Careful synchronization is required when reading multibit registers that are written by another asynchronous system. This is a common problem when two asynchronous systems are connected. The situation exists in the Host Interface. The following paragraphs present considerations for proper operation.

# **Host Programming Considerations**

#### UNSYNCHRONIZED READING OF RECEIVE BYTE REGISTERS

When reading receive byte registers (RXH, RXM, and RXL) the host programmer should use interrupts or poll the RXDF flag that indicates that data is available. This assures that the data in the receive byte registers will be stable.

#### **OVERWRITING TRANSMIT BYTE REGISTERS**

The host programmer should not write to the transmit byte registers (TXH, TXM, and TXL) unless the TXDE bit is set indicating that the transmit byte registers are empty. This guarantees that the transmit byte registers will transfer valid data to the HRX register.

## SYNCHRONIZATION OF STATUS BITS FROM DSP TO HOST

HC, HREQ, DMA, HF3, HF2, TRDY, TXDE, and RXDF status bits are set or cleared from inside the DSP and read by the Host processor. The host can read these status bits very quickly without regard to the clock rate used by the DSP, but the possibility exists that the state of the bit could be changing during the read operation. This is generally not a system problem, since the bit will be read correctly in the next pass of any host polling routine.

**Note:** Refer to *DSP56002 User's Manual* sections describing the I/O Interface and Host/DMA Interface Programming Model for descriptions of these status bits

#### **OVERWRITING THE HOST VECTOR**

The Host programmer should change the Host Vector register only when the Host Command bit (HC) is clear. This change guarantees that the DSP interrupt control logic will receive a stable vector.

## **CANCELLING A PENDING HOST COMMAND EXCEPTION**

The host processor may elect to clear the HC bit to cancel the Host Command Exception request at any time before it is recognized by the DSP. Because the host does not know exactly when the exception will be recognized (due to exception processing synchronization and pipeline delays), the DSP may execute the Host Command Exception after the HC bit is cleared. For these reasons, the HV bits must not be changed at the same time the HC bit is cleared.

#### VARIANCE IN THE HOST INTERFACE TIMING

The Host Interface (HI) may vary (e.g., due to the PLL lock time at reset). Therefore, a host which attempts to load (bootstrap) the DSP should first make sure that the part has completed its HI port programming (e.g., by setting the INIT bit in ICR then polling it and waiting it to be cleared, then reading the ISR or by writing the TREQ/RREQ together with the INIT and then polling INIT, ISR, and the  $\overline{\text{HREQ}}$  pin).

# **DSP Programming Considerations**

#### SYNCHRONIZATION OF STATUS BITS FROM HOST TO DSP

DMA, HF1, HF0, and HCP, HTDE, and HRDF status bits are set or cleared by the host processor side of the interface. These bits are individually synchronized to the DSP clock.

**Note:** Refer to *DSP56002 User's Manual* sections describing the I/O Interface and Host/DMA Interface Programming Model for descriptions of these status bits.

## **READING HF0 AND HF1 AS AN ENCODED PAIR**

A potential problem exists when reading status bits HF0 and HF1 as an encoded pair (i.e., the four combinations 00, 01, 10, and 11 each have significance). A very small probability exists that the DSP will read the status bits synchronized during transition. The solution to this potential problem is to read the HF0 and HF1 bits twice and check for consensus.

## **PACKAGE COMPATIBILITY**

The PQFP and TQFP packages are designed so that a single PCB can accommodate either package. The two packages pin-outs are similarly sequenced. By properly orienting each package, with the smaller TQFP footprint inside the PQFP footprint, PCB traces can connect to the desired leads on either package. Notice, for example, that the D0 pin is near the corner of both the PQFP (pin 84) and TQFP (pin 109), and is adjacent to D1 on both packages. Also notice the occasional insertion of a "no connect" pin in the TQFP pin-out sequence which is not in the PQFP pin-out.





Package Compatibility

# SECTION 5

# **ORDERING INFORMATION**

DSP56L002 ordering information in the table below lists the pertinent information needed to place an order. Consult a Motorola Semiconductor sales office or authorized distributor to determine availability and to order parts.

Table 5-1 DSP56L002 Ordering Information

| Part       | Supply<br>Voltage | Package Type                          | Pin Count | Frequency<br>(MHz) | Order Number  |
|------------|-------------------|---------------------------------------|-----------|--------------------|---------------|
| DSP561 002 | SP56L002 3.3 V    | Plastic Quad Flat<br>Pack (PQFP)      | 132       | 40                 | DSP56L002FC40 |
| DS1 30L002 |                   | Plastic Thin Quad<br>Flat Pack (TQFP) | 144       | 40                 | DSP56L002PV40 |



OnCE and Mfax are trademarks of Motorola, Inc.



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application. Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

#### **USA/Europe/Locations Not Listed:**

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 303-675-2140 1 (800) 441-2447

## Mfax™:

RMFAX0@email.sps.mot.com TOUCHTONE (602) 244-6609 US & Canada ONLY (800) 774-1848

#### Asia/Pacific:

Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong 852-26629298

#### **Technical Resource Center:**

1 (800) 521-6274

#### **DSP Helpline**

dsphelp@dsp.sps.mot.com

#### Japan:

Nippon Motorola Ltd. SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan 81-3-5487-8488

#### Internet:

http://www.motorola-dsp.com

